1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2006 Freescale Semiconductor, Inc. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Li Yang <LeoLi@freescale.com>
6*4882a593Smuzhiyun * Yin Olivia <Hong-hua.Yin@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Description:
9*4882a593Smuzhiyun * MPC8360E MDS board specific routines.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Changelog:
12*4882a593Smuzhiyun * Jun 21, 2006 Initial version
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/stddef.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/compiler.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/kdev_t.h>
23*4882a593Smuzhiyun #include <linux/major.h>
24*4882a593Smuzhiyun #include <linux/console.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/seq_file.h>
27*4882a593Smuzhiyun #include <linux/root_dev.h>
28*4882a593Smuzhiyun #include <linux/initrd.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/atomic.h>
33*4882a593Smuzhiyun #include <asm/time.h>
34*4882a593Smuzhiyun #include <asm/io.h>
35*4882a593Smuzhiyun #include <asm/machdep.h>
36*4882a593Smuzhiyun #include <asm/ipic.h>
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <asm/prom.h>
39*4882a593Smuzhiyun #include <asm/udbg.h>
40*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
41*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
42*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include "mpc83xx.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #undef DEBUG
47*4882a593Smuzhiyun #ifdef DEBUG
48*4882a593Smuzhiyun #define DBG(fmt...) udbg_printf(fmt)
49*4882a593Smuzhiyun #else
50*4882a593Smuzhiyun #define DBG(fmt...)
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* ************************************************************************
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * Setup the architecture
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun */
mpc836x_mds_setup_arch(void)58*4882a593Smuzhiyun static void __init mpc836x_mds_setup_arch(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct device_node *np;
61*4882a593Smuzhiyun u8 __iomem *bcsr_regs = NULL;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun mpc83xx_setup_arch();
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Map BCSR area */
66*4882a593Smuzhiyun np = of_find_node_by_name(NULL, "bcsr");
67*4882a593Smuzhiyun if (np) {
68*4882a593Smuzhiyun struct resource res;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun of_address_to_resource(np, 0, &res);
71*4882a593Smuzhiyun bcsr_regs = ioremap(res.start, resource_size(&res));
72*4882a593Smuzhiyun of_node_put(np);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
76*4882a593Smuzhiyun if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
77*4882a593Smuzhiyun par_io_init(np);
78*4882a593Smuzhiyun of_node_put(np);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun for_each_node_by_name(np, "ucc")
81*4882a593Smuzhiyun par_io_of_config(np);
82*4882a593Smuzhiyun #ifdef CONFIG_QE_USB
83*4882a593Smuzhiyun /* Must fixup Par IO before QE GPIO chips are registered. */
84*4882a593Smuzhiyun par_io_config_pin(1, 2, 1, 0, 3, 0); /* USBOE */
85*4882a593Smuzhiyun par_io_config_pin(1, 3, 1, 0, 3, 0); /* USBTP */
86*4882a593Smuzhiyun par_io_config_pin(1, 8, 1, 0, 1, 0); /* USBTN */
87*4882a593Smuzhiyun par_io_config_pin(1, 10, 2, 0, 3, 0); /* USBRXD */
88*4882a593Smuzhiyun par_io_config_pin(1, 9, 2, 1, 3, 0); /* USBRP */
89*4882a593Smuzhiyun par_io_config_pin(1, 11, 2, 1, 3, 0); /* USBRN */
90*4882a593Smuzhiyun par_io_config_pin(2, 20, 2, 0, 1, 0); /* CLK21 */
91*4882a593Smuzhiyun #endif /* CONFIG_QE_USB */
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if ((np = of_find_compatible_node(NULL, "network", "ucc_geth"))
95*4882a593Smuzhiyun != NULL){
96*4882a593Smuzhiyun uint svid;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Reset the Ethernet PHY */
99*4882a593Smuzhiyun #define BCSR9_GETHRST 0x20
100*4882a593Smuzhiyun clrbits8(&bcsr_regs[9], BCSR9_GETHRST);
101*4882a593Smuzhiyun udelay(1000);
102*4882a593Smuzhiyun setbits8(&bcsr_regs[9], BCSR9_GETHRST);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* handle mpc8360ea rev.2.1 erratum 2: RGMII Timing */
105*4882a593Smuzhiyun svid = mfspr(SPRN_SVR);
106*4882a593Smuzhiyun if (svid == 0x80480021) {
107*4882a593Smuzhiyun void __iomem *immap;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun immap = ioremap(get_immrbase() + 0x14a8, 8);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
113*4882a593Smuzhiyun * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun setbits32(immap, 0x0c003000);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * IMMR + 0x14AC[20:27] = 10101010
119*4882a593Smuzhiyun * (data delay for both UCC's)
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun clrsetbits_be32(immap + 4, 0xff0, 0xaa0);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun iounmap(immap);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun iounmap(bcsr_regs);
127*4882a593Smuzhiyun of_node_put(np);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun machine_device_initcall(mpc836x_mds, mpc83xx_declare_of_platform_devices);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #ifdef CONFIG_QE_USB
mpc836x_usb_cfg(void)135*4882a593Smuzhiyun static int __init mpc836x_usb_cfg(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun u8 __iomem *bcsr;
138*4882a593Smuzhiyun struct device_node *np;
139*4882a593Smuzhiyun const char *mode;
140*4882a593Smuzhiyun int ret = 0;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,mpc8360mds-bcsr");
143*4882a593Smuzhiyun if (!np)
144*4882a593Smuzhiyun return -ENODEV;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun bcsr = of_iomap(np, 0);
147*4882a593Smuzhiyun of_node_put(np);
148*4882a593Smuzhiyun if (!bcsr)
149*4882a593Smuzhiyun return -ENOMEM;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,mpc8323-qe-usb");
152*4882a593Smuzhiyun if (!np) {
153*4882a593Smuzhiyun ret = -ENODEV;
154*4882a593Smuzhiyun goto err;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #define BCSR8_TSEC1M_MASK (0x3 << 6)
158*4882a593Smuzhiyun #define BCSR8_TSEC1M_RGMII (0x0 << 6)
159*4882a593Smuzhiyun #define BCSR8_TSEC2M_MASK (0x3 << 4)
160*4882a593Smuzhiyun #define BCSR8_TSEC2M_RGMII (0x0 << 4)
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Default is GMII (2), but we should set it to RGMII (0) if we use
163*4882a593Smuzhiyun * USB (Eth PHY is in RGMII mode anyway).
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun clrsetbits_8(&bcsr[8], BCSR8_TSEC1M_MASK | BCSR8_TSEC2M_MASK,
166*4882a593Smuzhiyun BCSR8_TSEC1M_RGMII | BCSR8_TSEC2M_RGMII);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #define BCSR13_USBMASK 0x0f
169*4882a593Smuzhiyun #define BCSR13_nUSBEN 0x08 /* 1 - Disable, 0 - Enable */
170*4882a593Smuzhiyun #define BCSR13_USBSPEED 0x04 /* 1 - Full, 0 - Low */
171*4882a593Smuzhiyun #define BCSR13_USBMODE 0x02 /* 1 - Host, 0 - Function */
172*4882a593Smuzhiyun #define BCSR13_nUSBVCC 0x01 /* 1 - gets VBUS, 0 - supplies VBUS */
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun clrsetbits_8(&bcsr[13], BCSR13_USBMASK, BCSR13_USBSPEED);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun mode = of_get_property(np, "mode", NULL);
177*4882a593Smuzhiyun if (mode && !strcmp(mode, "peripheral")) {
178*4882a593Smuzhiyun setbits8(&bcsr[13], BCSR13_nUSBVCC);
179*4882a593Smuzhiyun qe_usb_clock_set(QE_CLK21, 48000000);
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun setbits8(&bcsr[13], BCSR13_USBMODE);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun of_node_put(np);
185*4882a593Smuzhiyun err:
186*4882a593Smuzhiyun iounmap(bcsr);
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun machine_arch_initcall(mpc836x_mds, mpc836x_usb_cfg);
190*4882a593Smuzhiyun #endif /* CONFIG_QE_USB */
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /*
193*4882a593Smuzhiyun * Called very early, MMU is off, device-tree isn't unflattened
194*4882a593Smuzhiyun */
mpc836x_mds_probe(void)195*4882a593Smuzhiyun static int __init mpc836x_mds_probe(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun return of_machine_is_compatible("MPC836xMDS");
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
define_machine(mpc836x_mds)200*4882a593Smuzhiyun define_machine(mpc836x_mds) {
201*4882a593Smuzhiyun .name = "MPC836x MDS",
202*4882a593Smuzhiyun .probe = mpc836x_mds_probe,
203*4882a593Smuzhiyun .setup_arch = mpc836x_mds_setup_arch,
204*4882a593Smuzhiyun .init_IRQ = mpc83xx_ipic_init_IRQ,
205*4882a593Smuzhiyun .get_irq = ipic_get_irq,
206*4882a593Smuzhiyun .restart = mpc83xx_restart,
207*4882a593Smuzhiyun .time_init = mpc83xx_time_init,
208*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
209*4882a593Smuzhiyun .progress = udbg_progress,
210*4882a593Smuzhiyun };
211