1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/powerpc/platforms/83xx/mpc832x_rdb.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) Freescale Semiconductor, Inc. 2007. All rights reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Description:
8*4882a593Smuzhiyun * MPC832x RDB board specific routines.
9*4882a593Smuzhiyun * This file is based on mpc832x_mds.c and mpc8313_rdb.c
10*4882a593Smuzhiyun * Author: Michael Barkowski <michael.barkowski@freescale.com>
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/spi/spi.h>
16*4882a593Smuzhiyun #include <linux/spi/mmc_spi.h>
17*4882a593Smuzhiyun #include <linux/mmc/host.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/fsl_devices.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/time.h>
22*4882a593Smuzhiyun #include <asm/ipic.h>
23*4882a593Smuzhiyun #include <asm/udbg.h>
24*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
25*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
26*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "mpc83xx.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #undef DEBUG
31*4882a593Smuzhiyun #ifdef DEBUG
32*4882a593Smuzhiyun #define DBG(fmt...) udbg_printf(fmt)
33*4882a593Smuzhiyun #else
34*4882a593Smuzhiyun #define DBG(fmt...)
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
of_fsl_spi_probe(char * type,char * compatible,u32 sysclk,struct spi_board_info * board_infos,unsigned int num_board_infos,void (* cs_control)(struct spi_device * dev,bool on))38*4882a593Smuzhiyun static int __init of_fsl_spi_probe(char *type, char *compatible, u32 sysclk,
39*4882a593Smuzhiyun struct spi_board_info *board_infos,
40*4882a593Smuzhiyun unsigned int num_board_infos,
41*4882a593Smuzhiyun void (*cs_control)(struct spi_device *dev,
42*4882a593Smuzhiyun bool on))
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct device_node *np;
45*4882a593Smuzhiyun unsigned int i = 0;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun for_each_compatible_node(np, type, compatible) {
48*4882a593Smuzhiyun int ret;
49*4882a593Smuzhiyun unsigned int j;
50*4882a593Smuzhiyun const void *prop;
51*4882a593Smuzhiyun struct resource res[2];
52*4882a593Smuzhiyun struct platform_device *pdev;
53*4882a593Smuzhiyun struct fsl_spi_platform_data pdata = {
54*4882a593Smuzhiyun .cs_control = cs_control,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun memset(res, 0, sizeof(res));
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun pdata.sysclk = sysclk;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun prop = of_get_property(np, "reg", NULL);
62*4882a593Smuzhiyun if (!prop)
63*4882a593Smuzhiyun goto err;
64*4882a593Smuzhiyun pdata.bus_num = *(u32 *)prop;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun prop = of_get_property(np, "cell-index", NULL);
67*4882a593Smuzhiyun if (prop)
68*4882a593Smuzhiyun i = *(u32 *)prop;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun prop = of_get_property(np, "mode", NULL);
71*4882a593Smuzhiyun if (prop && !strcmp(prop, "cpu-qe"))
72*4882a593Smuzhiyun pdata.flags = SPI_QE_CPU_MODE;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun for (j = 0; j < num_board_infos; j++) {
75*4882a593Smuzhiyun if (board_infos[j].bus_num == pdata.bus_num)
76*4882a593Smuzhiyun pdata.max_chipselect++;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (!pdata.max_chipselect)
80*4882a593Smuzhiyun continue;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun ret = of_address_to_resource(np, 0, &res[0]);
83*4882a593Smuzhiyun if (ret)
84*4882a593Smuzhiyun goto err;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun ret = of_irq_to_resource(np, 0, &res[1]);
87*4882a593Smuzhiyun if (ret <= 0)
88*4882a593Smuzhiyun goto err;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun pdev = platform_device_alloc("mpc83xx_spi", i);
91*4882a593Smuzhiyun if (!pdev)
92*4882a593Smuzhiyun goto err;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun ret = platform_device_add_data(pdev, &pdata, sizeof(pdata));
95*4882a593Smuzhiyun if (ret)
96*4882a593Smuzhiyun goto unreg;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = platform_device_add_resources(pdev, res,
99*4882a593Smuzhiyun ARRAY_SIZE(res));
100*4882a593Smuzhiyun if (ret)
101*4882a593Smuzhiyun goto unreg;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun ret = platform_device_add(pdev);
104*4882a593Smuzhiyun if (ret)
105*4882a593Smuzhiyun goto unreg;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun goto next;
108*4882a593Smuzhiyun unreg:
109*4882a593Smuzhiyun platform_device_del(pdev);
110*4882a593Smuzhiyun err:
111*4882a593Smuzhiyun pr_err("%pOF: registration failed\n", np);
112*4882a593Smuzhiyun next:
113*4882a593Smuzhiyun i++;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return i;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
fsl_spi_init(struct spi_board_info * board_infos,unsigned int num_board_infos,void (* cs_control)(struct spi_device * spi,bool on))119*4882a593Smuzhiyun static int __init fsl_spi_init(struct spi_board_info *board_infos,
120*4882a593Smuzhiyun unsigned int num_board_infos,
121*4882a593Smuzhiyun void (*cs_control)(struct spi_device *spi,
122*4882a593Smuzhiyun bool on))
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 sysclk = -1;
125*4882a593Smuzhiyun int ret;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* SPI controller is either clocked from QE or SoC clock */
128*4882a593Smuzhiyun sysclk = get_brgfreq();
129*4882a593Smuzhiyun if (sysclk == -1) {
130*4882a593Smuzhiyun sysclk = fsl_get_sys_freq();
131*4882a593Smuzhiyun if (sysclk == -1)
132*4882a593Smuzhiyun return -ENODEV;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ret = of_fsl_spi_probe(NULL, "fsl,spi", sysclk, board_infos,
136*4882a593Smuzhiyun num_board_infos, cs_control);
137*4882a593Smuzhiyun if (!ret)
138*4882a593Smuzhiyun of_fsl_spi_probe("spi", "fsl_spi", sysclk, board_infos,
139*4882a593Smuzhiyun num_board_infos, cs_control);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return spi_register_board_info(board_infos, num_board_infos);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
mpc83xx_spi_cs_control(struct spi_device * spi,bool on)144*4882a593Smuzhiyun static void mpc83xx_spi_cs_control(struct spi_device *spi, bool on)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun pr_debug("%s %d %d\n", __func__, spi->chip_select, on);
147*4882a593Smuzhiyun par_io_data_set(3, 13, on);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct mmc_spi_platform_data mpc832x_mmc_pdata = {
151*4882a593Smuzhiyun .ocr_mask = MMC_VDD_33_34,
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun static struct spi_board_info mpc832x_spi_boardinfo = {
155*4882a593Smuzhiyun .bus_num = 0x4c0,
156*4882a593Smuzhiyun .chip_select = 0,
157*4882a593Smuzhiyun .max_speed_hz = 50000000,
158*4882a593Smuzhiyun .modalias = "mmc_spi",
159*4882a593Smuzhiyun .platform_data = &mpc832x_mmc_pdata,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
mpc832x_spi_init(void)162*4882a593Smuzhiyun static int __init mpc832x_spi_init(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun par_io_config_pin(3, 0, 3, 0, 1, 0); /* SPI1 MOSI, I/O */
165*4882a593Smuzhiyun par_io_config_pin(3, 1, 3, 0, 1, 0); /* SPI1 MISO, I/O */
166*4882a593Smuzhiyun par_io_config_pin(3, 2, 3, 0, 1, 0); /* SPI1 CLK, I/O */
167*4882a593Smuzhiyun par_io_config_pin(3, 3, 2, 0, 1, 0); /* SPI1 SEL, I */
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun par_io_config_pin(3, 13, 1, 0, 0, 0); /* !SD_CS, O */
170*4882a593Smuzhiyun par_io_config_pin(3, 14, 2, 0, 0, 0); /* SD_INSERT, I */
171*4882a593Smuzhiyun par_io_config_pin(3, 15, 2, 0, 0, 0); /* SD_PROTECT,I */
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Don't bother with legacy stuff when device tree contains
175*4882a593Smuzhiyun * mmc-spi-slot node.
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun if (of_find_compatible_node(NULL, NULL, "mmc-spi-slot"))
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun return fsl_spi_init(&mpc832x_spi_boardinfo, 1, mpc83xx_spi_cs_control);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun machine_device_initcall(mpc832x_rdb, mpc832x_spi_init);
182*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* ************************************************************************
185*4882a593Smuzhiyun *
186*4882a593Smuzhiyun * Setup the architecture
187*4882a593Smuzhiyun *
188*4882a593Smuzhiyun */
mpc832x_rdb_setup_arch(void)189*4882a593Smuzhiyun static void __init mpc832x_rdb_setup_arch(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun #if defined(CONFIG_QUICC_ENGINE)
192*4882a593Smuzhiyun struct device_node *np;
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun mpc83xx_setup_arch();
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
198*4882a593Smuzhiyun if ((np = of_find_node_by_name(NULL, "par_io")) != NULL) {
199*4882a593Smuzhiyun par_io_init(np);
200*4882a593Smuzhiyun of_node_put(np);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for_each_node_by_name(np, "ucc")
203*4882a593Smuzhiyun par_io_of_config(np);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun machine_device_initcall(mpc832x_rdb, mpc83xx_declare_of_platform_devices);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /*
211*4882a593Smuzhiyun * Called very early, MMU is off, device-tree isn't unflattened
212*4882a593Smuzhiyun */
mpc832x_rdb_probe(void)213*4882a593Smuzhiyun static int __init mpc832x_rdb_probe(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun return of_machine_is_compatible("MPC832xRDB");
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
define_machine(mpc832x_rdb)218*4882a593Smuzhiyun define_machine(mpc832x_rdb) {
219*4882a593Smuzhiyun .name = "MPC832x RDB",
220*4882a593Smuzhiyun .probe = mpc832x_rdb_probe,
221*4882a593Smuzhiyun .setup_arch = mpc832x_rdb_setup_arch,
222*4882a593Smuzhiyun .init_IRQ = mpc83xx_ipic_init_IRQ,
223*4882a593Smuzhiyun .get_irq = ipic_get_irq,
224*4882a593Smuzhiyun .restart = mpc83xx_restart,
225*4882a593Smuzhiyun .time_init = mpc83xx_time_init,
226*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
227*4882a593Smuzhiyun .progress = udbg_progress,
228*4882a593Smuzhiyun };
229