xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/82xx/pq2fads.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PQ2FADS board support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2007 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun  * Author: Scott Wood <scottwood@freescale.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Loosely based on mp82xx ADS support by Vitaly Bordug <vbordug@ru.mvista.com>
9*4882a593Smuzhiyun  * Copyright (c) 2006 MontaVista Software, Inc.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/fsl_devices.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_fdt.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/cpm2.h>
21*4882a593Smuzhiyun #include <asm/udbg.h>
22*4882a593Smuzhiyun #include <asm/machdep.h>
23*4882a593Smuzhiyun #include <asm/time.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
26*4882a593Smuzhiyun #include <sysdev/cpm2_pic.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "pq2ads.h"
29*4882a593Smuzhiyun #include "pq2.h"
30*4882a593Smuzhiyun 
pq2fads_pic_init(void)31*4882a593Smuzhiyun static void __init pq2fads_pic_init(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	struct device_node *np = of_find_compatible_node(NULL, NULL, "fsl,cpm2-pic");
34*4882a593Smuzhiyun 	if (!np) {
35*4882a593Smuzhiyun 		printk(KERN_ERR "PIC init: can not find fsl,cpm2-pic node\n");
36*4882a593Smuzhiyun 		return;
37*4882a593Smuzhiyun 	}
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	cpm2_pic_init(np);
40*4882a593Smuzhiyun 	of_node_put(np);
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* Initialize stuff for the 82xx CPLD IC and install demux  */
43*4882a593Smuzhiyun 	pq2ads_pci_init_irq();
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct cpm_pin {
47*4882a593Smuzhiyun 	int port, pin, flags;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun static struct cpm_pin pq2fads_pins[] = {
51*4882a593Smuzhiyun 	/* SCC1 */
52*4882a593Smuzhiyun 	{3, 30, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
53*4882a593Smuzhiyun 	{3, 31, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	/* SCC2 */
56*4882a593Smuzhiyun 	{3, 27, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
57*4882a593Smuzhiyun 	{3, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/* FCC2 */
60*4882a593Smuzhiyun 	{1, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
61*4882a593Smuzhiyun 	{1, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
62*4882a593Smuzhiyun 	{1, 20, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
63*4882a593Smuzhiyun 	{1, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
64*4882a593Smuzhiyun 	{1, 22, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
65*4882a593Smuzhiyun 	{1, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
66*4882a593Smuzhiyun 	{1, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
67*4882a593Smuzhiyun 	{1, 25, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
68*4882a593Smuzhiyun 	{1, 26, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
69*4882a593Smuzhiyun 	{1, 27, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
70*4882a593Smuzhiyun 	{1, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
71*4882a593Smuzhiyun 	{1, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
72*4882a593Smuzhiyun 	{1, 30, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
73*4882a593Smuzhiyun 	{1, 31, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
74*4882a593Smuzhiyun 	{2, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
75*4882a593Smuzhiyun 	{2, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	/* FCC3 */
78*4882a593Smuzhiyun 	{1, 4, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
79*4882a593Smuzhiyun 	{1, 5, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
80*4882a593Smuzhiyun 	{1, 6, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
81*4882a593Smuzhiyun 	{1, 7, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
82*4882a593Smuzhiyun 	{1, 8, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
83*4882a593Smuzhiyun 	{1, 9, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
84*4882a593Smuzhiyun 	{1, 10, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
85*4882a593Smuzhiyun 	{1, 11, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
86*4882a593Smuzhiyun 	{1, 12, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
87*4882a593Smuzhiyun 	{1, 13, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
88*4882a593Smuzhiyun 	{1, 14, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
89*4882a593Smuzhiyun 	{1, 15, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
90*4882a593Smuzhiyun 	{1, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
91*4882a593Smuzhiyun 	{1, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
92*4882a593Smuzhiyun 	{2, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
93*4882a593Smuzhiyun 	{2, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
init_ioports(void)96*4882a593Smuzhiyun static void __init init_ioports(void)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	int i;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(pq2fads_pins); i++) {
101*4882a593Smuzhiyun 		struct cpm_pin *pin = &pq2fads_pins[i];
102*4882a593Smuzhiyun 		cpm2_set_pin(pin->port, pin->pin, pin->flags);
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_RX);
106*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_TX);
107*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_SCC2, CPM_BRG2, CPM_CLK_RX);
108*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_SCC2, CPM_BRG2, CPM_CLK_TX);
109*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK13, CPM_CLK_RX);
110*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK14, CPM_CLK_TX);
111*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_FCC3, CPM_CLK15, CPM_CLK_RX);
112*4882a593Smuzhiyun 	cpm2_clk_setup(CPM_CLK_FCC3, CPM_CLK16, CPM_CLK_TX);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
pq2fads_setup_arch(void)115*4882a593Smuzhiyun static void __init pq2fads_setup_arch(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct device_node *np;
118*4882a593Smuzhiyun 	__be32 __iomem *bcsr;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (ppc_md.progress)
121*4882a593Smuzhiyun 		ppc_md.progress("pq2fads_setup_arch()", 0);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	cpm2_reset();
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "fsl,pq2fads-bcsr");
126*4882a593Smuzhiyun 	if (!np) {
127*4882a593Smuzhiyun 		printk(KERN_ERR "No fsl,pq2fads-bcsr in device tree\n");
128*4882a593Smuzhiyun 		return;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	bcsr = of_iomap(np, 0);
132*4882a593Smuzhiyun 	of_node_put(np);
133*4882a593Smuzhiyun 	if (!bcsr) {
134*4882a593Smuzhiyun 		printk(KERN_ERR "Cannot map BCSR registers\n");
135*4882a593Smuzhiyun 		return;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Enable the serial and ethernet ports */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	clrbits32(&bcsr[1], BCSR1_RS232_EN1 | BCSR1_RS232_EN2 | BCSR1_FETHIEN);
141*4882a593Smuzhiyun 	setbits32(&bcsr[1], BCSR1_FETH_RST);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	clrbits32(&bcsr[3], BCSR3_FETHIEN2);
144*4882a593Smuzhiyun 	setbits32(&bcsr[3], BCSR3_FETH2_RST);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	iounmap(bcsr);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	init_ioports();
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Enable external IRQs */
151*4882a593Smuzhiyun 	clrbits32(&cpm2_immr->im_siu_conf.siu_82xx.sc_siumcr, 0x0c000000);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	pq2_init_pci();
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (ppc_md.progress)
156*4882a593Smuzhiyun 		ppc_md.progress("pq2fads_setup_arch(), finish", 0);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun  * Called very early, device-tree isn't unflattened
161*4882a593Smuzhiyun  */
pq2fads_probe(void)162*4882a593Smuzhiyun static int __init pq2fads_probe(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	return of_machine_is_compatible("fsl,pq2fads");
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct of_device_id of_bus_ids[] __initconst = {
168*4882a593Smuzhiyun 	{ .name = "soc", },
169*4882a593Smuzhiyun 	{ .name = "cpm", },
170*4882a593Smuzhiyun 	{ .name = "localbus", },
171*4882a593Smuzhiyun 	{},
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
declare_of_platform_devices(void)174*4882a593Smuzhiyun static int __init declare_of_platform_devices(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	/* Publish the QE devices */
177*4882a593Smuzhiyun 	of_platform_bus_probe(NULL, of_bus_ids, NULL);
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun machine_device_initcall(pq2fads, declare_of_platform_devices);
181*4882a593Smuzhiyun 
define_machine(pq2fads)182*4882a593Smuzhiyun define_machine(pq2fads)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	.name = "Freescale PQ2FADS",
185*4882a593Smuzhiyun 	.probe = pq2fads_probe,
186*4882a593Smuzhiyun 	.setup_arch = pq2fads_setup_arch,
187*4882a593Smuzhiyun 	.init_IRQ = pq2fads_pic_init,
188*4882a593Smuzhiyun 	.get_irq = cpm2_get_irq,
189*4882a593Smuzhiyun 	.calibrate_decr = generic_calibrate_decr,
190*4882a593Smuzhiyun 	.restart = pq2_restart,
191*4882a593Smuzhiyun 	.progress = udbg_progress,
192*4882a593Smuzhiyun };
193