1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PQ2 ADS-style PCI interrupt controller
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun * Author: Scott Wood <scottwood@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Loosely based on mpc82xx ADS support by Vitaly Bordug <vbordug@ru.mvista.com>
9*4882a593Smuzhiyun * Copyright (c) 2006 MontaVista Software, Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/spinlock.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/types.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/prom.h>
20*4882a593Smuzhiyun #include <asm/cpm2.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "pq2.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(pci_pic_lock);
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct pq2ads_pci_pic {
27*4882a593Smuzhiyun struct device_node *node;
28*4882a593Smuzhiyun struct irq_domain *host;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct {
31*4882a593Smuzhiyun u32 stat;
32*4882a593Smuzhiyun u32 mask;
33*4882a593Smuzhiyun } __iomem *regs;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define NUM_IRQS 32
37*4882a593Smuzhiyun
pq2ads_pci_mask_irq(struct irq_data * d)38*4882a593Smuzhiyun static void pq2ads_pci_mask_irq(struct irq_data *d)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct pq2ads_pci_pic *priv = irq_data_get_irq_chip_data(d);
41*4882a593Smuzhiyun int irq = NUM_IRQS - irqd_to_hwirq(d) - 1;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (irq != -1) {
44*4882a593Smuzhiyun unsigned long flags;
45*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_pic_lock, flags);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun setbits32(&priv->regs->mask, 1 << irq);
48*4882a593Smuzhiyun mb();
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_pic_lock, flags);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
pq2ads_pci_unmask_irq(struct irq_data * d)54*4882a593Smuzhiyun static void pq2ads_pci_unmask_irq(struct irq_data *d)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct pq2ads_pci_pic *priv = irq_data_get_irq_chip_data(d);
57*4882a593Smuzhiyun int irq = NUM_IRQS - irqd_to_hwirq(d) - 1;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (irq != -1) {
60*4882a593Smuzhiyun unsigned long flags;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_pic_lock, flags);
63*4882a593Smuzhiyun clrbits32(&priv->regs->mask, 1 << irq);
64*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_pic_lock, flags);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun static struct irq_chip pq2ads_pci_ic = {
69*4882a593Smuzhiyun .name = "PQ2 ADS PCI",
70*4882a593Smuzhiyun .irq_mask = pq2ads_pci_mask_irq,
71*4882a593Smuzhiyun .irq_mask_ack = pq2ads_pci_mask_irq,
72*4882a593Smuzhiyun .irq_ack = pq2ads_pci_mask_irq,
73*4882a593Smuzhiyun .irq_unmask = pq2ads_pci_unmask_irq,
74*4882a593Smuzhiyun .irq_enable = pq2ads_pci_unmask_irq,
75*4882a593Smuzhiyun .irq_disable = pq2ads_pci_mask_irq
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
pq2ads_pci_irq_demux(struct irq_desc * desc)78*4882a593Smuzhiyun static void pq2ads_pci_irq_demux(struct irq_desc *desc)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct pq2ads_pci_pic *priv = irq_desc_get_handler_data(desc);
81*4882a593Smuzhiyun u32 stat, mask, pend;
82*4882a593Smuzhiyun int bit;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun for (;;) {
85*4882a593Smuzhiyun stat = in_be32(&priv->regs->stat);
86*4882a593Smuzhiyun mask = in_be32(&priv->regs->mask);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun pend = stat & ~mask;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (!pend)
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for (bit = 0; pend != 0; ++bit, pend <<= 1) {
94*4882a593Smuzhiyun if (pend & 0x80000000) {
95*4882a593Smuzhiyun int virq = irq_linear_revmap(priv->host, bit);
96*4882a593Smuzhiyun generic_handle_irq(virq);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
pci_pic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)102*4882a593Smuzhiyun static int pci_pic_host_map(struct irq_domain *h, unsigned int virq,
103*4882a593Smuzhiyun irq_hw_number_t hw)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun irq_set_status_flags(virq, IRQ_LEVEL);
106*4882a593Smuzhiyun irq_set_chip_data(virq, h->host_data);
107*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &pq2ads_pci_ic, handle_level_irq);
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const struct irq_domain_ops pci_pic_host_ops = {
112*4882a593Smuzhiyun .map = pci_pic_host_map,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun
pq2ads_pci_init_irq(void)115*4882a593Smuzhiyun int __init pq2ads_pci_init_irq(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct pq2ads_pci_pic *priv;
118*4882a593Smuzhiyun struct irq_domain *host;
119*4882a593Smuzhiyun struct device_node *np;
120*4882a593Smuzhiyun int ret = -ENODEV;
121*4882a593Smuzhiyun int irq;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,pq2ads-pci-pic");
124*4882a593Smuzhiyun if (!np) {
125*4882a593Smuzhiyun printk(KERN_ERR "No pci pic node in device tree.\n");
126*4882a593Smuzhiyun of_node_put(np);
127*4882a593Smuzhiyun goto out;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
131*4882a593Smuzhiyun if (!irq) {
132*4882a593Smuzhiyun printk(KERN_ERR "No interrupt in pci pic node.\n");
133*4882a593Smuzhiyun of_node_put(np);
134*4882a593Smuzhiyun goto out;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun priv = kzalloc(sizeof(*priv), GFP_KERNEL);
138*4882a593Smuzhiyun if (!priv) {
139*4882a593Smuzhiyun of_node_put(np);
140*4882a593Smuzhiyun ret = -ENOMEM;
141*4882a593Smuzhiyun goto out_unmap_irq;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* PCI interrupt controller registers: status and mask */
145*4882a593Smuzhiyun priv->regs = of_iomap(np, 0);
146*4882a593Smuzhiyun if (!priv->regs) {
147*4882a593Smuzhiyun printk(KERN_ERR "Cannot map PCI PIC registers.\n");
148*4882a593Smuzhiyun goto out_free_kmalloc;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* mask all PCI interrupts */
152*4882a593Smuzhiyun out_be32(&priv->regs->mask, ~0);
153*4882a593Smuzhiyun mb();
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun host = irq_domain_add_linear(np, NUM_IRQS, &pci_pic_host_ops, priv);
156*4882a593Smuzhiyun if (!host) {
157*4882a593Smuzhiyun ret = -ENOMEM;
158*4882a593Smuzhiyun goto out_unmap_regs;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun priv->host = host;
162*4882a593Smuzhiyun irq_set_handler_data(irq, priv);
163*4882a593Smuzhiyun irq_set_chained_handler(irq, pq2ads_pci_irq_demux);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun of_node_put(np);
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun out_unmap_regs:
169*4882a593Smuzhiyun iounmap(priv->regs);
170*4882a593Smuzhiyun out_free_kmalloc:
171*4882a593Smuzhiyun kfree(priv);
172*4882a593Smuzhiyun of_node_put(np);
173*4882a593Smuzhiyun out_unmap_irq:
174*4882a593Smuzhiyun irq_dispose_mapping(irq);
175*4882a593Smuzhiyun out:
176*4882a593Smuzhiyun return ret;
177*4882a593Smuzhiyun }
178