1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MPC8272 ADS board support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun * Author: Scott Wood <scottwood@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on code by Vitaly Bordug <vbordug@ru.mvista.com>
9*4882a593Smuzhiyun * Copyright (c) 2006 MontaVista Software, Inc.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/fsl_devices.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_fdt.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/cpm2.h>
21*4882a593Smuzhiyun #include <asm/udbg.h>
22*4882a593Smuzhiyun #include <asm/machdep.h>
23*4882a593Smuzhiyun #include <asm/time.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <platforms/82xx/pq2.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
28*4882a593Smuzhiyun #include <sysdev/cpm2_pic.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "pq2.h"
31*4882a593Smuzhiyun
mpc8272_ads_pic_init(void)32*4882a593Smuzhiyun static void __init mpc8272_ads_pic_init(void)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun struct device_node *np = of_find_compatible_node(NULL, NULL,
35*4882a593Smuzhiyun "fsl,cpm2-pic");
36*4882a593Smuzhiyun if (!np) {
37*4882a593Smuzhiyun printk(KERN_ERR "PIC init: can not find fsl,cpm2-pic node\n");
38*4882a593Smuzhiyun return;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun cpm2_pic_init(np);
42*4882a593Smuzhiyun of_node_put(np);
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Initialize stuff for the 82xx CPLD IC and install demux */
45*4882a593Smuzhiyun pq2ads_pci_init_irq();
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct cpm_pin {
49*4882a593Smuzhiyun int port, pin, flags;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct cpm_pin mpc8272_ads_pins[] = {
53*4882a593Smuzhiyun /* SCC1 */
54*4882a593Smuzhiyun {3, 30, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
55*4882a593Smuzhiyun {3, 31, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* SCC4 */
58*4882a593Smuzhiyun {3, 21, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
59*4882a593Smuzhiyun {3, 22, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* FCC1 */
62*4882a593Smuzhiyun {0, 14, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
63*4882a593Smuzhiyun {0, 15, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
64*4882a593Smuzhiyun {0, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
65*4882a593Smuzhiyun {0, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
66*4882a593Smuzhiyun {0, 18, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
67*4882a593Smuzhiyun {0, 19, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
68*4882a593Smuzhiyun {0, 20, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
69*4882a593Smuzhiyun {0, 21, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
70*4882a593Smuzhiyun {0, 26, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
71*4882a593Smuzhiyun {0, 27, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
72*4882a593Smuzhiyun {0, 28, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
73*4882a593Smuzhiyun {0, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
74*4882a593Smuzhiyun {0, 30, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
75*4882a593Smuzhiyun {0, 31, CPM_PIN_INPUT | CPM_PIN_SECONDARY},
76*4882a593Smuzhiyun {2, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
77*4882a593Smuzhiyun {2, 22, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* FCC2 */
80*4882a593Smuzhiyun {1, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
81*4882a593Smuzhiyun {1, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
82*4882a593Smuzhiyun {1, 20, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
83*4882a593Smuzhiyun {1, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
84*4882a593Smuzhiyun {1, 22, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
85*4882a593Smuzhiyun {1, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
86*4882a593Smuzhiyun {1, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
87*4882a593Smuzhiyun {1, 25, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
88*4882a593Smuzhiyun {1, 26, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
89*4882a593Smuzhiyun {1, 27, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
90*4882a593Smuzhiyun {1, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
91*4882a593Smuzhiyun {1, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
92*4882a593Smuzhiyun {1, 30, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
93*4882a593Smuzhiyun {1, 31, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
94*4882a593Smuzhiyun {2, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
95*4882a593Smuzhiyun {2, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* I2C */
98*4882a593Smuzhiyun {3, 14, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_OPENDRAIN},
99*4882a593Smuzhiyun {3, 15, CPM_PIN_INPUT | CPM_PIN_SECONDARY | CPM_PIN_OPENDRAIN},
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* USB */
102*4882a593Smuzhiyun {2, 10, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
103*4882a593Smuzhiyun {2, 11, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
104*4882a593Smuzhiyun {2, 20, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
105*4882a593Smuzhiyun {2, 24, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
106*4882a593Smuzhiyun {3, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
107*4882a593Smuzhiyun {3, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
108*4882a593Smuzhiyun {3, 25, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
init_ioports(void)111*4882a593Smuzhiyun static void __init init_ioports(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int i;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mpc8272_ads_pins); i++) {
116*4882a593Smuzhiyun struct cpm_pin *pin = &mpc8272_ads_pins[i];
117*4882a593Smuzhiyun cpm2_set_pin(pin->port, pin->pin, pin->flags);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_RX);
121*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_TX);
122*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC3, CPM_CLK8, CPM_CLK_RX);
123*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC3, CPM_CLK8, CPM_CLK_TX);
124*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC4, CPM_BRG4, CPM_CLK_RX);
125*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC4, CPM_BRG4, CPM_CLK_TX);
126*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC1, CPM_CLK11, CPM_CLK_RX);
127*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC1, CPM_CLK10, CPM_CLK_TX);
128*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK15, CPM_CLK_RX);
129*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK16, CPM_CLK_TX);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
mpc8272_ads_setup_arch(void)132*4882a593Smuzhiyun static void __init mpc8272_ads_setup_arch(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct device_node *np;
135*4882a593Smuzhiyun __be32 __iomem *bcsr;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (ppc_md.progress)
138*4882a593Smuzhiyun ppc_md.progress("mpc8272_ads_setup_arch()", 0);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun cpm2_reset();
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,mpc8272ads-bcsr");
143*4882a593Smuzhiyun if (!np) {
144*4882a593Smuzhiyun printk(KERN_ERR "No bcsr in device tree\n");
145*4882a593Smuzhiyun return;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun bcsr = of_iomap(np, 0);
149*4882a593Smuzhiyun of_node_put(np);
150*4882a593Smuzhiyun if (!bcsr) {
151*4882a593Smuzhiyun printk(KERN_ERR "Cannot map BCSR registers\n");
152*4882a593Smuzhiyun return;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define BCSR1_FETHIEN 0x08000000
156*4882a593Smuzhiyun #define BCSR1_FETH_RST 0x04000000
157*4882a593Smuzhiyun #define BCSR1_RS232_EN1 0x02000000
158*4882a593Smuzhiyun #define BCSR1_RS232_EN2 0x01000000
159*4882a593Smuzhiyun #define BCSR3_USB_nEN 0x80000000
160*4882a593Smuzhiyun #define BCSR3_FETHIEN2 0x10000000
161*4882a593Smuzhiyun #define BCSR3_FETH2_RST 0x08000000
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun clrbits32(&bcsr[1], BCSR1_RS232_EN1 | BCSR1_RS232_EN2 | BCSR1_FETHIEN);
164*4882a593Smuzhiyun setbits32(&bcsr[1], BCSR1_FETH_RST);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun clrbits32(&bcsr[3], BCSR3_FETHIEN2);
167*4882a593Smuzhiyun setbits32(&bcsr[3], BCSR3_FETH2_RST);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun clrbits32(&bcsr[3], BCSR3_USB_nEN);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun iounmap(bcsr);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun init_ioports();
174*4882a593Smuzhiyun pq2_init_pci();
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (ppc_md.progress)
177*4882a593Smuzhiyun ppc_md.progress("mpc8272_ads_setup_arch(), finish", 0);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun static const struct of_device_id of_bus_ids[] __initconst = {
181*4882a593Smuzhiyun { .name = "soc", },
182*4882a593Smuzhiyun { .name = "cpm", },
183*4882a593Smuzhiyun { .name = "localbus", },
184*4882a593Smuzhiyun {},
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
declare_of_platform_devices(void)187*4882a593Smuzhiyun static int __init declare_of_platform_devices(void)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun /* Publish the QE devices */
190*4882a593Smuzhiyun of_platform_bus_probe(NULL, of_bus_ids, NULL);
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun machine_device_initcall(mpc8272_ads, declare_of_platform_devices);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /*
196*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
197*4882a593Smuzhiyun */
mpc8272_ads_probe(void)198*4882a593Smuzhiyun static int __init mpc8272_ads_probe(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun return of_machine_is_compatible("fsl,mpc8272ads");
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
define_machine(mpc8272_ads)203*4882a593Smuzhiyun define_machine(mpc8272_ads)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun .name = "Freescale MPC8272 ADS",
206*4882a593Smuzhiyun .probe = mpc8272_ads_probe,
207*4882a593Smuzhiyun .setup_arch = mpc8272_ads_setup_arch,
208*4882a593Smuzhiyun .init_IRQ = mpc8272_ads_pic_init,
209*4882a593Smuzhiyun .get_irq = cpm2_get_irq,
210*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
211*4882a593Smuzhiyun .restart = pq2_restart,
212*4882a593Smuzhiyun .progress = udbg_progress,
213*4882a593Smuzhiyun };
214