1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/init.h>
3*4882a593Smuzhiyun #include <linux/suspend.h>
4*4882a593Smuzhiyun #include <linux/io.h>
5*4882a593Smuzhiyun #include <asm/time.h>
6*4882a593Smuzhiyun #include <asm/cacheflush.h>
7*4882a593Smuzhiyun #include <asm/mpc52xx.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /* these are defined in mpc52xx_sleep.S, and only used here */
10*4882a593Smuzhiyun extern void mpc52xx_deep_sleep(void __iomem *sram, void __iomem *sdram_regs,
11*4882a593Smuzhiyun struct mpc52xx_cdm __iomem *, struct mpc52xx_intr __iomem*);
12*4882a593Smuzhiyun extern void mpc52xx_ds_sram(void);
13*4882a593Smuzhiyun extern const long mpc52xx_ds_sram_size;
14*4882a593Smuzhiyun extern void mpc52xx_ds_cached(void);
15*4882a593Smuzhiyun extern const long mpc52xx_ds_cached_size;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static void __iomem *mbar;
18*4882a593Smuzhiyun static void __iomem *sdram;
19*4882a593Smuzhiyun static struct mpc52xx_cdm __iomem *cdm;
20*4882a593Smuzhiyun static struct mpc52xx_intr __iomem *intr;
21*4882a593Smuzhiyun static struct mpc52xx_gpio_wkup __iomem *gpiow;
22*4882a593Smuzhiyun static void __iomem *sram;
23*4882a593Smuzhiyun static int sram_size;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct mpc52xx_suspend mpc52xx_suspend;
26*4882a593Smuzhiyun
mpc52xx_pm_valid(suspend_state_t state)27*4882a593Smuzhiyun static int mpc52xx_pm_valid(suspend_state_t state)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun switch (state) {
30*4882a593Smuzhiyun case PM_SUSPEND_STANDBY:
31*4882a593Smuzhiyun return 1;
32*4882a593Smuzhiyun default:
33*4882a593Smuzhiyun return 0;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
mpc52xx_set_wakeup_gpio(u8 pin,u8 level)37*4882a593Smuzhiyun int mpc52xx_set_wakeup_gpio(u8 pin, u8 level)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u16 tmp;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* enable gpio */
42*4882a593Smuzhiyun out_8(&gpiow->wkup_gpioe, in_8(&gpiow->wkup_gpioe) | (1 << pin));
43*4882a593Smuzhiyun /* set as input */
44*4882a593Smuzhiyun out_8(&gpiow->wkup_ddr, in_8(&gpiow->wkup_ddr) & ~(1 << pin));
45*4882a593Smuzhiyun /* enable deep sleep interrupt */
46*4882a593Smuzhiyun out_8(&gpiow->wkup_inten, in_8(&gpiow->wkup_inten) | (1 << pin));
47*4882a593Smuzhiyun /* low/high level creates wakeup interrupt */
48*4882a593Smuzhiyun tmp = in_be16(&gpiow->wkup_itype);
49*4882a593Smuzhiyun tmp &= ~(0x3 << (pin * 2));
50*4882a593Smuzhiyun tmp |= (!level + 1) << (pin * 2);
51*4882a593Smuzhiyun out_be16(&gpiow->wkup_itype, tmp);
52*4882a593Smuzhiyun /* master enable */
53*4882a593Smuzhiyun out_8(&gpiow->wkup_maste, 1);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
mpc52xx_pm_prepare(void)58*4882a593Smuzhiyun int mpc52xx_pm_prepare(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct device_node *np;
61*4882a593Smuzhiyun const struct of_device_id immr_ids[] = {
62*4882a593Smuzhiyun { .compatible = "fsl,mpc5200-immr", },
63*4882a593Smuzhiyun { .compatible = "fsl,mpc5200b-immr", },
64*4882a593Smuzhiyun { .type = "soc", .compatible = "mpc5200", }, /* lite5200 */
65*4882a593Smuzhiyun { .type = "builtin", .compatible = "mpc5200", }, /* efika */
66*4882a593Smuzhiyun {}
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun struct resource res;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* map the whole register space */
71*4882a593Smuzhiyun np = of_find_matching_node(NULL, immr_ids);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res)) {
74*4882a593Smuzhiyun pr_err("mpc52xx_pm_prepare(): could not get IMMR address\n");
75*4882a593Smuzhiyun of_node_put(np);
76*4882a593Smuzhiyun return -ENOSYS;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun mbar = ioremap(res.start, 0xc000); /* we should map whole region including SRAM */
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun of_node_put(np);
82*4882a593Smuzhiyun if (!mbar) {
83*4882a593Smuzhiyun pr_err("mpc52xx_pm_prepare(): could not map registers\n");
84*4882a593Smuzhiyun return -ENOSYS;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun /* these offsets are from mpc5200 users manual */
87*4882a593Smuzhiyun sdram = mbar + 0x100;
88*4882a593Smuzhiyun cdm = mbar + 0x200;
89*4882a593Smuzhiyun intr = mbar + 0x500;
90*4882a593Smuzhiyun gpiow = mbar + 0xc00;
91*4882a593Smuzhiyun sram = mbar + 0x8000; /* Those will be handled by the */
92*4882a593Smuzhiyun sram_size = 0x4000; /* bestcomm driver soon */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* call board suspend code, if applicable */
95*4882a593Smuzhiyun if (mpc52xx_suspend.board_suspend_prepare)
96*4882a593Smuzhiyun mpc52xx_suspend.board_suspend_prepare(mbar);
97*4882a593Smuzhiyun else {
98*4882a593Smuzhiyun printk(KERN_ALERT "%s: %i don't know how to wake up the board\n",
99*4882a593Smuzhiyun __func__, __LINE__);
100*4882a593Smuzhiyun goto out_unmap;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun out_unmap:
106*4882a593Smuzhiyun iounmap(mbar);
107*4882a593Smuzhiyun return -ENOSYS;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun char saved_sram[0x4000];
112*4882a593Smuzhiyun
mpc52xx_pm_enter(suspend_state_t state)113*4882a593Smuzhiyun int mpc52xx_pm_enter(suspend_state_t state)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 clk_enables;
116*4882a593Smuzhiyun u32 msr, hid0;
117*4882a593Smuzhiyun u32 intr_main_mask;
118*4882a593Smuzhiyun void __iomem * irq_0x500 = (void __iomem *)CONFIG_KERNEL_START + 0x500;
119*4882a593Smuzhiyun unsigned long irq_0x500_stop = (unsigned long)irq_0x500 + mpc52xx_ds_cached_size;
120*4882a593Smuzhiyun char saved_0x500[0x600-0x500];
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (WARN_ON(mpc52xx_ds_cached_size > sizeof(saved_0x500)))
123*4882a593Smuzhiyun return -ENOMEM;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* disable all interrupts in PIC */
126*4882a593Smuzhiyun intr_main_mask = in_be32(&intr->main_mask);
127*4882a593Smuzhiyun out_be32(&intr->main_mask, intr_main_mask | 0x1ffff);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* don't let DEC expire any time soon */
130*4882a593Smuzhiyun mtspr(SPRN_DEC, 0x7fffffff);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* save SRAM */
133*4882a593Smuzhiyun memcpy(saved_sram, sram, sram_size);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* copy low level suspend code to sram */
136*4882a593Smuzhiyun memcpy(sram, mpc52xx_ds_sram, mpc52xx_ds_sram_size);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun out_8(&cdm->ccs_sleep_enable, 1);
139*4882a593Smuzhiyun out_8(&cdm->osc_sleep_enable, 1);
140*4882a593Smuzhiyun out_8(&cdm->ccs_qreq_test, 1);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* disable all but SDRAM and bestcomm (SRAM) clocks */
143*4882a593Smuzhiyun clk_enables = in_be32(&cdm->clk_enables);
144*4882a593Smuzhiyun out_be32(&cdm->clk_enables, clk_enables & 0x00088000);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* disable power management */
147*4882a593Smuzhiyun msr = mfmsr();
148*4882a593Smuzhiyun mtmsr(msr & ~MSR_POW);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* enable sleep mode, disable others */
151*4882a593Smuzhiyun hid0 = mfspr(SPRN_HID0);
152*4882a593Smuzhiyun mtspr(SPRN_HID0, (hid0 & ~(HID0_DOZE | HID0_NAP | HID0_DPM)) | HID0_SLEEP);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* save original, copy our irq handler, flush from dcache and invalidate icache */
155*4882a593Smuzhiyun memcpy(saved_0x500, irq_0x500, mpc52xx_ds_cached_size);
156*4882a593Smuzhiyun memcpy(irq_0x500, mpc52xx_ds_cached, mpc52xx_ds_cached_size);
157*4882a593Smuzhiyun flush_icache_range((unsigned long)irq_0x500, irq_0x500_stop);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* call low-level sleep code */
160*4882a593Smuzhiyun mpc52xx_deep_sleep(sram, sdram, cdm, intr);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* restore original irq handler */
163*4882a593Smuzhiyun memcpy(irq_0x500, saved_0x500, mpc52xx_ds_cached_size);
164*4882a593Smuzhiyun flush_icache_range((unsigned long)irq_0x500, irq_0x500_stop);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* restore old power mode */
167*4882a593Smuzhiyun mtmsr(msr & ~MSR_POW);
168*4882a593Smuzhiyun mtspr(SPRN_HID0, hid0);
169*4882a593Smuzhiyun mtmsr(msr);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun out_be32(&cdm->clk_enables, clk_enables);
172*4882a593Smuzhiyun out_8(&cdm->ccs_sleep_enable, 0);
173*4882a593Smuzhiyun out_8(&cdm->osc_sleep_enable, 0);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* restore SRAM */
176*4882a593Smuzhiyun memcpy(sram, saved_sram, sram_size);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* reenable interrupts in PIC */
179*4882a593Smuzhiyun out_be32(&intr->main_mask, intr_main_mask);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
mpc52xx_pm_finish(void)184*4882a593Smuzhiyun void mpc52xx_pm_finish(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun /* call board resume code */
187*4882a593Smuzhiyun if (mpc52xx_suspend.board_resume_finish)
188*4882a593Smuzhiyun mpc52xx_suspend.board_resume_finish(mbar);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun iounmap(mbar);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static const struct platform_suspend_ops mpc52xx_pm_ops = {
194*4882a593Smuzhiyun .valid = mpc52xx_pm_valid,
195*4882a593Smuzhiyun .prepare = mpc52xx_pm_prepare,
196*4882a593Smuzhiyun .enter = mpc52xx_pm_enter,
197*4882a593Smuzhiyun .finish = mpc52xx_pm_finish,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
mpc52xx_pm_init(void)200*4882a593Smuzhiyun int __init mpc52xx_pm_init(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun suspend_set_ops(&mpc52xx_pm_ops);
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205