xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/52xx/mpc52xx_pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * PCI code for the Freescale MPC52xx embedded CPU.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2006 Secret Lab Technologies Ltd.
5*4882a593Smuzhiyun  *                        Grant Likely <grant.likely@secretlab.ca>
6*4882a593Smuzhiyun  * Copyright (C) 2004 Sylvain Munaut <tnt@246tNt.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public License
9*4882a593Smuzhiyun  * version 2. This program is licensed "as is" without any warranty of any
10*4882a593Smuzhiyun  * kind, whether express or implied.
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #undef DEBUG
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <asm/mpc52xx.h>
17*4882a593Smuzhiyun #include <asm/delay.h>
18*4882a593Smuzhiyun #include <asm/machdep.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* ======================================================================== */
23*4882a593Smuzhiyun /* Structures mapping & Defines for PCI Unit                                */
24*4882a593Smuzhiyun /* ======================================================================== */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_BM		0x40000000
27*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_PE		0x20000000
28*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_SE		0x10000000
29*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_XLB2PCI_MASK	0x07000000
30*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_XLB2PCI_SHIFT	24
31*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_IPG2PCI_MASK	0x00070000
32*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_IPG2PCI_SHIFT	16
33*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_BME		0x00004000
34*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_PEE		0x00002000
35*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_SEE		0x00001000
36*4882a593Smuzhiyun #define MPC52xx_PCI_GSCR_PR		0x00000001
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define MPC52xx_PCI_IWBTAR_TRANSLATION(proc_ad,pci_ad,size)	  \
40*4882a593Smuzhiyun 		( ( (proc_ad) & 0xff000000 )			| \
41*4882a593Smuzhiyun 		  ( (((size) - 1) >> 8) & 0x00ff0000 )		| \
42*4882a593Smuzhiyun 		  ( ((pci_ad) >> 16) & 0x0000ff00 ) )
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_PACK(win0,win1,win2)	(((win0) << 24) | \
45*4882a593Smuzhiyun 						 ((win1) << 16) | \
46*4882a593Smuzhiyun 						 ((win2) <<  8))
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_DISABLE	0x0
49*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_ENABLE		0x1
50*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_READ		0x0
51*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_READ_LINE	0x2
52*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_READ_MULTI	0x4
53*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_MEM		0x0
54*4882a593Smuzhiyun #define MPC52xx_PCI_IWCR_IO		0x8
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define MPC52xx_PCI_TCR_P		0x01000000
57*4882a593Smuzhiyun #define MPC52xx_PCI_TCR_LD		0x00010000
58*4882a593Smuzhiyun #define MPC52xx_PCI_TCR_WCT8		0x00000008
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define MPC52xx_PCI_TBATR_DISABLE	0x0
61*4882a593Smuzhiyun #define MPC52xx_PCI_TBATR_ENABLE	0x1
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct mpc52xx_pci {
64*4882a593Smuzhiyun 	u32	idr;		/* PCI + 0x00 */
65*4882a593Smuzhiyun 	u32	scr;		/* PCI + 0x04 */
66*4882a593Smuzhiyun 	u32	ccrir;		/* PCI + 0x08 */
67*4882a593Smuzhiyun 	u32	cr1;		/* PCI + 0x0C */
68*4882a593Smuzhiyun 	u32	bar0;		/* PCI + 0x10 */
69*4882a593Smuzhiyun 	u32	bar1;		/* PCI + 0x14 */
70*4882a593Smuzhiyun 	u8	reserved1[16];	/* PCI + 0x18 */
71*4882a593Smuzhiyun 	u32	ccpr;		/* PCI + 0x28 */
72*4882a593Smuzhiyun 	u32	sid;		/* PCI + 0x2C */
73*4882a593Smuzhiyun 	u32	erbar;		/* PCI + 0x30 */
74*4882a593Smuzhiyun 	u32	cpr;		/* PCI + 0x34 */
75*4882a593Smuzhiyun 	u8	reserved2[4];	/* PCI + 0x38 */
76*4882a593Smuzhiyun 	u32	cr2;		/* PCI + 0x3C */
77*4882a593Smuzhiyun 	u8	reserved3[32];	/* PCI + 0x40 */
78*4882a593Smuzhiyun 	u32	gscr;		/* PCI + 0x60 */
79*4882a593Smuzhiyun 	u32	tbatr0;		/* PCI + 0x64 */
80*4882a593Smuzhiyun 	u32	tbatr1;		/* PCI + 0x68 */
81*4882a593Smuzhiyun 	u32	tcr;		/* PCI + 0x6C */
82*4882a593Smuzhiyun 	u32	iw0btar;	/* PCI + 0x70 */
83*4882a593Smuzhiyun 	u32	iw1btar;	/* PCI + 0x74 */
84*4882a593Smuzhiyun 	u32	iw2btar;	/* PCI + 0x78 */
85*4882a593Smuzhiyun 	u8	reserved4[4];	/* PCI + 0x7C */
86*4882a593Smuzhiyun 	u32	iwcr;		/* PCI + 0x80 */
87*4882a593Smuzhiyun 	u32	icr;		/* PCI + 0x84 */
88*4882a593Smuzhiyun 	u32	isr;		/* PCI + 0x88 */
89*4882a593Smuzhiyun 	u32	arb;		/* PCI + 0x8C */
90*4882a593Smuzhiyun 	u8	reserved5[104];	/* PCI + 0x90 */
91*4882a593Smuzhiyun 	u32	car;		/* PCI + 0xF8 */
92*4882a593Smuzhiyun 	u8	reserved6[4];	/* PCI + 0xFC */
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* MPC5200 device tree match tables */
96*4882a593Smuzhiyun const struct of_device_id mpc52xx_pci_ids[] __initconst = {
97*4882a593Smuzhiyun 	{ .type = "pci", .compatible = "fsl,mpc5200-pci", },
98*4882a593Smuzhiyun 	{ .type = "pci", .compatible = "mpc5200-pci", },
99*4882a593Smuzhiyun 	{}
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* ======================================================================== */
103*4882a593Smuzhiyun /* PCI configuration access                                                 */
104*4882a593Smuzhiyun /* ======================================================================== */
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static int
mpc52xx_pci_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)107*4882a593Smuzhiyun mpc52xx_pci_read_config(struct pci_bus *bus, unsigned int devfn,
108*4882a593Smuzhiyun 				int offset, int len, u32 *val)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
111*4882a593Smuzhiyun 	u32 value;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
114*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
115*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	out_be32(hose->cfg_addr,
118*4882a593Smuzhiyun 		(1 << 31) |
119*4882a593Smuzhiyun 		(bus->number << 16) |
120*4882a593Smuzhiyun 		(devfn << 8) |
121*4882a593Smuzhiyun 		(offset & 0xfc));
122*4882a593Smuzhiyun 	mb();
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #if defined(CONFIG_PPC_MPC5200_BUGFIX)
125*4882a593Smuzhiyun 	if (bus->number) {
126*4882a593Smuzhiyun 		/* workaround for the bug 435 of the MPC5200 (L25R);
127*4882a593Smuzhiyun 		 * Don't do 32 bits config access during type-1 cycles */
128*4882a593Smuzhiyun 		switch (len) {
129*4882a593Smuzhiyun 		      case 1:
130*4882a593Smuzhiyun 			value = in_8(((u8 __iomem *)hose->cfg_data) +
131*4882a593Smuzhiyun 			             (offset & 3));
132*4882a593Smuzhiyun 			break;
133*4882a593Smuzhiyun 		      case 2:
134*4882a593Smuzhiyun 			value = in_le16(((u16 __iomem *)hose->cfg_data) +
135*4882a593Smuzhiyun 			                ((offset>>1) & 1));
136*4882a593Smuzhiyun 			break;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		      default:
139*4882a593Smuzhiyun 			value = in_le16((u16 __iomem *)hose->cfg_data) |
140*4882a593Smuzhiyun 				(in_le16(((u16 __iomem *)hose->cfg_data) + 1) << 16);
141*4882a593Smuzhiyun 			break;
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	else
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun 	{
147*4882a593Smuzhiyun 		value = in_le32(hose->cfg_data);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 		if (len != 4) {
150*4882a593Smuzhiyun 			value >>= ((offset & 0x3) << 3);
151*4882a593Smuzhiyun 			value &= 0xffffffff >> (32 - (len << 3));
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	*val = value;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	out_be32(hose->cfg_addr, 0);
158*4882a593Smuzhiyun 	mb();
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static int
mpc52xx_pci_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)164*4882a593Smuzhiyun mpc52xx_pci_write_config(struct pci_bus *bus, unsigned int devfn,
165*4882a593Smuzhiyun 				int offset, int len, u32 val)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
168*4882a593Smuzhiyun 	u32 value, mask;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
171*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
172*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	out_be32(hose->cfg_addr,
175*4882a593Smuzhiyun 		(1 << 31) |
176*4882a593Smuzhiyun 		(bus->number << 16) |
177*4882a593Smuzhiyun 		(devfn << 8) |
178*4882a593Smuzhiyun 		(offset & 0xfc));
179*4882a593Smuzhiyun 	mb();
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #if defined(CONFIG_PPC_MPC5200_BUGFIX)
182*4882a593Smuzhiyun 	if (bus->number) {
183*4882a593Smuzhiyun 		/* workaround for the bug 435 of the MPC5200 (L25R);
184*4882a593Smuzhiyun 		 * Don't do 32 bits config access during type-1 cycles */
185*4882a593Smuzhiyun 		switch (len) {
186*4882a593Smuzhiyun 		      case 1:
187*4882a593Smuzhiyun 			out_8(((u8 __iomem *)hose->cfg_data) +
188*4882a593Smuzhiyun 				(offset & 3), val);
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 		      case 2:
191*4882a593Smuzhiyun 			out_le16(((u16 __iomem *)hose->cfg_data) +
192*4882a593Smuzhiyun 				((offset>>1) & 1), val);
193*4882a593Smuzhiyun 			break;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		      default:
196*4882a593Smuzhiyun 			out_le16((u16 __iomem *)hose->cfg_data,
197*4882a593Smuzhiyun 				(u16)val);
198*4882a593Smuzhiyun 			out_le16(((u16 __iomem *)hose->cfg_data) + 1,
199*4882a593Smuzhiyun 				(u16)(val>>16));
200*4882a593Smuzhiyun 			break;
201*4882a593Smuzhiyun 		}
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 	else
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun 	{
206*4882a593Smuzhiyun 		if (len != 4) {
207*4882a593Smuzhiyun 			value = in_le32(hose->cfg_data);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 			offset = (offset & 0x3) << 3;
210*4882a593Smuzhiyun 			mask = (0xffffffff >> (32 - (len << 3)));
211*4882a593Smuzhiyun 			mask <<= offset;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 			value &= ~mask;
214*4882a593Smuzhiyun 			val = value | ((val << offset) & mask);
215*4882a593Smuzhiyun 		}
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		out_le32(hose->cfg_data, val);
218*4882a593Smuzhiyun 	}
219*4882a593Smuzhiyun 	mb();
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	out_be32(hose->cfg_addr, 0);
222*4882a593Smuzhiyun 	mb();
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct pci_ops mpc52xx_pci_ops = {
228*4882a593Smuzhiyun 	.read  = mpc52xx_pci_read_config,
229*4882a593Smuzhiyun 	.write = mpc52xx_pci_write_config
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* ======================================================================== */
234*4882a593Smuzhiyun /* PCI setup                                                                */
235*4882a593Smuzhiyun /* ======================================================================== */
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static void __init
mpc52xx_pci_setup(struct pci_controller * hose,struct mpc52xx_pci __iomem * pci_regs,phys_addr_t pci_phys)238*4882a593Smuzhiyun mpc52xx_pci_setup(struct pci_controller *hose,
239*4882a593Smuzhiyun                   struct mpc52xx_pci __iomem *pci_regs, phys_addr_t pci_phys)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct resource *res;
242*4882a593Smuzhiyun 	u32 tmp;
243*4882a593Smuzhiyun 	int iwcr0 = 0, iwcr1 = 0, iwcr2 = 0;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	pr_debug("mpc52xx_pci_setup(hose=%p, pci_regs=%p)\n", hose, pci_regs);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	/* pci_process_bridge_OF_ranges() found all our addresses for us;
248*4882a593Smuzhiyun 	 * now store them in the right places */
249*4882a593Smuzhiyun 	hose->cfg_addr = &pci_regs->car;
250*4882a593Smuzhiyun 	hose->cfg_data = hose->io_base_virt;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Control regs */
253*4882a593Smuzhiyun 	tmp = in_be32(&pci_regs->scr);
254*4882a593Smuzhiyun 	tmp |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
255*4882a593Smuzhiyun 	out_be32(&pci_regs->scr, tmp);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Memory windows */
258*4882a593Smuzhiyun 	res = &hose->mem_resources[0];
259*4882a593Smuzhiyun 	if (res->flags) {
260*4882a593Smuzhiyun 		pr_debug("mem_resource[0] = "
261*4882a593Smuzhiyun 		         "{.start=%llx, .end=%llx, .flags=%llx}\n",
262*4882a593Smuzhiyun 		         (unsigned long long)res->start,
263*4882a593Smuzhiyun 			 (unsigned long long)res->end,
264*4882a593Smuzhiyun 			 (unsigned long long)res->flags);
265*4882a593Smuzhiyun 		out_be32(&pci_regs->iw0btar,
266*4882a593Smuzhiyun 		         MPC52xx_PCI_IWBTAR_TRANSLATION(res->start, res->start,
267*4882a593Smuzhiyun 							resource_size(res)));
268*4882a593Smuzhiyun 		iwcr0 = MPC52xx_PCI_IWCR_ENABLE | MPC52xx_PCI_IWCR_MEM;
269*4882a593Smuzhiyun 		if (res->flags & IORESOURCE_PREFETCH)
270*4882a593Smuzhiyun 			iwcr0 |= MPC52xx_PCI_IWCR_READ_MULTI;
271*4882a593Smuzhiyun 		else
272*4882a593Smuzhiyun 			iwcr0 |= MPC52xx_PCI_IWCR_READ;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	res = &hose->mem_resources[1];
276*4882a593Smuzhiyun 	if (res->flags) {
277*4882a593Smuzhiyun 		pr_debug("mem_resource[1] = {.start=%x, .end=%x, .flags=%lx}\n",
278*4882a593Smuzhiyun 		         res->start, res->end, res->flags);
279*4882a593Smuzhiyun 		out_be32(&pci_regs->iw1btar,
280*4882a593Smuzhiyun 		         MPC52xx_PCI_IWBTAR_TRANSLATION(res->start, res->start,
281*4882a593Smuzhiyun 							resource_size(res)));
282*4882a593Smuzhiyun 		iwcr1 = MPC52xx_PCI_IWCR_ENABLE | MPC52xx_PCI_IWCR_MEM;
283*4882a593Smuzhiyun 		if (res->flags & IORESOURCE_PREFETCH)
284*4882a593Smuzhiyun 			iwcr1 |= MPC52xx_PCI_IWCR_READ_MULTI;
285*4882a593Smuzhiyun 		else
286*4882a593Smuzhiyun 			iwcr1 |= MPC52xx_PCI_IWCR_READ;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	/* IO resources */
290*4882a593Smuzhiyun 	res = &hose->io_resource;
291*4882a593Smuzhiyun 	if (!res) {
292*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Didn't find IO resources\n", __FILE__);
293*4882a593Smuzhiyun 		return;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 	pr_debug(".io_resource={.start=%llx,.end=%llx,.flags=%llx} "
296*4882a593Smuzhiyun 	         ".io_base_phys=0x%p\n",
297*4882a593Smuzhiyun 	         (unsigned long long)res->start,
298*4882a593Smuzhiyun 		 (unsigned long long)res->end,
299*4882a593Smuzhiyun 		 (unsigned long long)res->flags, (void*)hose->io_base_phys);
300*4882a593Smuzhiyun 	out_be32(&pci_regs->iw2btar,
301*4882a593Smuzhiyun 	         MPC52xx_PCI_IWBTAR_TRANSLATION(hose->io_base_phys,
302*4882a593Smuzhiyun 	                                        res->start,
303*4882a593Smuzhiyun 						resource_size(res)));
304*4882a593Smuzhiyun 	iwcr2 = MPC52xx_PCI_IWCR_ENABLE | MPC52xx_PCI_IWCR_IO;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* Set all the IWCR fields at once; they're in the same reg */
307*4882a593Smuzhiyun 	out_be32(&pci_regs->iwcr, MPC52xx_PCI_IWCR_PACK(iwcr0, iwcr1, iwcr2));
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* Map IMMR onto PCI bus */
310*4882a593Smuzhiyun 	pci_phys &= 0xfffc0000; /* bar0 has only 14 significant bits */
311*4882a593Smuzhiyun 	out_be32(&pci_regs->tbatr0, MPC52xx_PCI_TBATR_ENABLE | pci_phys);
312*4882a593Smuzhiyun 	out_be32(&pci_regs->bar0, PCI_BASE_ADDRESS_MEM_PREFETCH | pci_phys);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* Map memory onto PCI bus */
315*4882a593Smuzhiyun 	out_be32(&pci_regs->tbatr1, MPC52xx_PCI_TBATR_ENABLE);
316*4882a593Smuzhiyun 	out_be32(&pci_regs->bar1, PCI_BASE_ADDRESS_MEM_PREFETCH);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	out_be32(&pci_regs->tcr, MPC52xx_PCI_TCR_LD | MPC52xx_PCI_TCR_WCT8);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	tmp = in_be32(&pci_regs->gscr);
321*4882a593Smuzhiyun #if 0
322*4882a593Smuzhiyun 	/* Reset the exteral bus ( internal PCI controller is NOT reset ) */
323*4882a593Smuzhiyun 	/* Not necessary and can be a bad thing if for example the bootloader
324*4882a593Smuzhiyun 	   is displaying a splash screen or ... Just left here for
325*4882a593Smuzhiyun 	   documentation purpose if anyone need it */
326*4882a593Smuzhiyun 	out_be32(&pci_regs->gscr, tmp | MPC52xx_PCI_GSCR_PR);
327*4882a593Smuzhiyun 	udelay(50);
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Make sure the PCI bridge is out of reset */
331*4882a593Smuzhiyun 	out_be32(&pci_regs->gscr, tmp & ~MPC52xx_PCI_GSCR_PR);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static void
mpc52xx_pci_fixup_resources(struct pci_dev * dev)335*4882a593Smuzhiyun mpc52xx_pci_fixup_resources(struct pci_dev *dev)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	int i;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	pr_debug("mpc52xx_pci_fixup_resources() %.4x:%.4x\n",
340*4882a593Smuzhiyun 	         dev->vendor, dev->device);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* We don't rely on boot loader for PCI and resets all
343*4882a593Smuzhiyun 	   devices */
344*4882a593Smuzhiyun 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
345*4882a593Smuzhiyun 		struct resource *res = &dev->resource[i];
346*4882a593Smuzhiyun 		if (res->end > res->start) {	/* Only valid resources */
347*4882a593Smuzhiyun 			res->end -= res->start;
348*4882a593Smuzhiyun 			res->start = 0;
349*4882a593Smuzhiyun 			res->flags |= IORESOURCE_UNSET;
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* The PCI Host bridge of MPC52xx has a prefetch memory resource
354*4882a593Smuzhiyun 	   fixed to 1Gb. Doesn't fit in the resource system so we remove it */
355*4882a593Smuzhiyun 	if ( (dev->vendor == PCI_VENDOR_ID_MOTOROLA) &&
356*4882a593Smuzhiyun 	     (   dev->device == PCI_DEVICE_ID_MOTOROLA_MPC5200
357*4882a593Smuzhiyun 	      || dev->device == PCI_DEVICE_ID_MOTOROLA_MPC5200B) ) {
358*4882a593Smuzhiyun 		struct resource *res = &dev->resource[1];
359*4882a593Smuzhiyun 		res->start = res->end = res->flags = 0;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun int __init
mpc52xx_add_bridge(struct device_node * node)364*4882a593Smuzhiyun mpc52xx_add_bridge(struct device_node *node)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	int len;
367*4882a593Smuzhiyun 	struct mpc52xx_pci __iomem *pci_regs;
368*4882a593Smuzhiyun 	struct pci_controller *hose;
369*4882a593Smuzhiyun 	const int *bus_range;
370*4882a593Smuzhiyun 	struct resource rsrc;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	pr_debug("Adding MPC52xx PCI host bridge %pOF\n", node);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	pci_add_flags(PCI_REASSIGN_ALL_BUS);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (of_address_to_resource(node, 0, &rsrc) != 0) {
377*4882a593Smuzhiyun 		printk(KERN_ERR "Can't get %pOF resources\n", node);
378*4882a593Smuzhiyun 		return -EINVAL;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	bus_range = of_get_property(node, "bus-range", &len);
382*4882a593Smuzhiyun 	if (bus_range == NULL || len < 2 * sizeof(int)) {
383*4882a593Smuzhiyun 		printk(KERN_WARNING "Can't get %pOF bus-range, assume bus 0\n",
384*4882a593Smuzhiyun 		       node);
385*4882a593Smuzhiyun 		bus_range = NULL;
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* There are some PCI quirks on the 52xx, register the hook to
389*4882a593Smuzhiyun 	 * fix them. */
390*4882a593Smuzhiyun 	ppc_md.pcibios_fixup_resources = mpc52xx_pci_fixup_resources;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* Alloc and initialize the pci controller.  Values in the device
393*4882a593Smuzhiyun 	 * tree are needed to configure the 52xx PCI controller.  Rather
394*4882a593Smuzhiyun 	 * than parse the tree here, let pci_process_bridge_OF_ranges()
395*4882a593Smuzhiyun 	 * do it for us and extract the values after the fact */
396*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(node);
397*4882a593Smuzhiyun 	if (!hose)
398*4882a593Smuzhiyun 		return -ENOMEM;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	hose->first_busno = bus_range ? bus_range[0] : 0;
401*4882a593Smuzhiyun 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	hose->ops = &mpc52xx_pci_ops;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	pci_regs = ioremap(rsrc.start, resource_size(&rsrc));
406*4882a593Smuzhiyun 	if (!pci_regs)
407*4882a593Smuzhiyun 		return -ENOMEM;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, node, 1);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Finish setting up PCI using values obtained by
412*4882a593Smuzhiyun 	 * pci_proces_bridge_OF_ranges */
413*4882a593Smuzhiyun 	mpc52xx_pci_setup(hose, pci_regs, rsrc.start);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
mpc52xx_setup_pci(void)418*4882a593Smuzhiyun void __init mpc52xx_setup_pci(void)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct device_node *pci;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	pci = of_find_matching_node(NULL, mpc52xx_pci_ids);
423*4882a593Smuzhiyun 	if (!pci)
424*4882a593Smuzhiyun 		return;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	mpc52xx_add_bridge(pci);
427*4882a593Smuzhiyun 	of_node_put(pci);
428*4882a593Smuzhiyun }
429