xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/52xx/mpc52xx_common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Utility functions for the Freescale MPC52xx.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2006 Sylvain Munaut <tnt@246tNt.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public License
8*4882a593Smuzhiyun  * version 2. This program is licensed "as is" without any warranty of any
9*4882a593Smuzhiyun  * kind, whether express or implied.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #undef DEBUG
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/gpio.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun #include <linux/of_gpio.h>
20*4882a593Smuzhiyun #include <linux/export.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/prom.h>
23*4882a593Smuzhiyun #include <asm/mpc52xx.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* MPC5200 device tree match tables */
26*4882a593Smuzhiyun static const struct of_device_id mpc52xx_xlb_ids[] __initconst = {
27*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-xlb", },
28*4882a593Smuzhiyun 	{ .compatible = "mpc5200-xlb", },
29*4882a593Smuzhiyun 	{}
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun static const struct of_device_id mpc52xx_bus_ids[] __initconst = {
32*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-immr", },
33*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200b-immr", },
34*4882a593Smuzhiyun 	{ .compatible = "simple-bus", },
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	/* depreciated matches; shouldn't be used in new device trees */
37*4882a593Smuzhiyun 	{ .compatible = "fsl,lpb", },
38*4882a593Smuzhiyun 	{ .type = "builtin", .compatible = "mpc5200", }, /* efika */
39*4882a593Smuzhiyun 	{ .type = "soc", .compatible = "mpc5200", }, /* lite5200 */
40*4882a593Smuzhiyun 	{}
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  * This variable is mapped in mpc52xx_map_wdt() and used in mpc52xx_restart().
45*4882a593Smuzhiyun  * Permanent mapping is required because mpc52xx_restart() can be called
46*4882a593Smuzhiyun  * from interrupt context while node mapping (which calls ioremap())
47*4882a593Smuzhiyun  * cannot be used at such point.
48*4882a593Smuzhiyun  */
49*4882a593Smuzhiyun static DEFINE_SPINLOCK(mpc52xx_lock);
50*4882a593Smuzhiyun static struct mpc52xx_gpt __iomem *mpc52xx_wdt;
51*4882a593Smuzhiyun static struct mpc52xx_cdm __iomem *mpc52xx_cdm;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun  * Configure the XLB arbiter settings to match what Linux expects.
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun void __init
mpc5200_setup_xlb_arbiter(void)57*4882a593Smuzhiyun mpc5200_setup_xlb_arbiter(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct device_node *np;
60*4882a593Smuzhiyun 	struct mpc52xx_xlb  __iomem *xlb;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, mpc52xx_xlb_ids);
63*4882a593Smuzhiyun 	xlb = of_iomap(np, 0);
64*4882a593Smuzhiyun 	of_node_put(np);
65*4882a593Smuzhiyun 	if (!xlb) {
66*4882a593Smuzhiyun 		printk(KERN_ERR __FILE__ ": "
67*4882a593Smuzhiyun 			"Error mapping XLB in mpc52xx_setup_cpu(). "
68*4882a593Smuzhiyun 			"Expect some abnormal behavior\n");
69*4882a593Smuzhiyun 		return;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* Configure the XLB Arbiter priorities */
73*4882a593Smuzhiyun 	out_be32(&xlb->master_pri_enable, 0xff);
74*4882a593Smuzhiyun 	out_be32(&xlb->master_priority, 0x11111111);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/*
77*4882a593Smuzhiyun 	 * Disable XLB pipelining
78*4882a593Smuzhiyun 	 * (cfr errate 292. We could do this only just before ATA PIO
79*4882a593Smuzhiyun 	 *  transaction and re-enable it afterwards ...)
80*4882a593Smuzhiyun 	 * Not needed on MPC5200B.
81*4882a593Smuzhiyun 	 */
82*4882a593Smuzhiyun 	if ((mfspr(SPRN_SVR) & MPC5200_SVR_MASK) == MPC5200_SVR)
83*4882a593Smuzhiyun 		out_be32(&xlb->config, in_be32(&xlb->config) | MPC52xx_XLB_CFG_PLDIS);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	iounmap(xlb);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * This variable is mapped in mpc52xx_map_common_devices and
90*4882a593Smuzhiyun  * used in mpc5200_psc_ac97_gpio_reset().
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun static DEFINE_SPINLOCK(gpio_lock);
93*4882a593Smuzhiyun struct mpc52xx_gpio __iomem *simple_gpio;
94*4882a593Smuzhiyun struct mpc52xx_gpio_wkup __iomem *wkup_gpio;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /**
97*4882a593Smuzhiyun  * mpc52xx_declare_of_platform_devices: register internal devices and children
98*4882a593Smuzhiyun  *					of the localplus bus to the of_platform
99*4882a593Smuzhiyun  *					bus.
100*4882a593Smuzhiyun  */
mpc52xx_declare_of_platform_devices(void)101*4882a593Smuzhiyun void __init mpc52xx_declare_of_platform_devices(void)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	/* Find all the 'platform' devices and register them. */
104*4882a593Smuzhiyun 	if (of_platform_populate(NULL, mpc52xx_bus_ids, NULL, NULL))
105*4882a593Smuzhiyun 		pr_err(__FILE__ ": Error while populating devices from DT\n");
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * match tables used by mpc52xx_map_common_devices()
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun static const struct of_device_id mpc52xx_gpt_ids[] __initconst = {
112*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-gpt", },
113*4882a593Smuzhiyun 	{ .compatible = "mpc5200-gpt", }, /* old */
114*4882a593Smuzhiyun 	{}
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun static const struct of_device_id mpc52xx_cdm_ids[] __initconst = {
117*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-cdm", },
118*4882a593Smuzhiyun 	{ .compatible = "mpc5200-cdm", }, /* old */
119*4882a593Smuzhiyun 	{}
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun static const struct of_device_id mpc52xx_gpio_simple[] __initconst = {
122*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-gpio", },
123*4882a593Smuzhiyun 	{}
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun static const struct of_device_id mpc52xx_gpio_wkup[] __initconst = {
126*4882a593Smuzhiyun 	{ .compatible = "fsl,mpc5200-gpio-wkup", },
127*4882a593Smuzhiyun 	{}
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /**
132*4882a593Smuzhiyun  * mpc52xx_map_common_devices: iomap devices required by common code
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun void __init
mpc52xx_map_common_devices(void)135*4882a593Smuzhiyun mpc52xx_map_common_devices(void)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct device_node *np;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* mpc52xx_wdt is mapped here and used in mpc52xx_restart,
140*4882a593Smuzhiyun 	 * possibly from a interrupt context. wdt is only implement
141*4882a593Smuzhiyun 	 * on a gpt0, so check has-wdt property before mapping.
142*4882a593Smuzhiyun 	 */
143*4882a593Smuzhiyun 	for_each_matching_node(np, mpc52xx_gpt_ids) {
144*4882a593Smuzhiyun 		if (of_get_property(np, "fsl,has-wdt", NULL) ||
145*4882a593Smuzhiyun 		    of_get_property(np, "has-wdt", NULL)) {
146*4882a593Smuzhiyun 			mpc52xx_wdt = of_iomap(np, 0);
147*4882a593Smuzhiyun 			of_node_put(np);
148*4882a593Smuzhiyun 			break;
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Clock Distribution Module, used by PSC clock setting function */
153*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, mpc52xx_cdm_ids);
154*4882a593Smuzhiyun 	mpc52xx_cdm = of_iomap(np, 0);
155*4882a593Smuzhiyun 	of_node_put(np);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* simple_gpio registers */
158*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, mpc52xx_gpio_simple);
159*4882a593Smuzhiyun 	simple_gpio = of_iomap(np, 0);
160*4882a593Smuzhiyun 	of_node_put(np);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* wkup_gpio registers */
163*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, mpc52xx_gpio_wkup);
164*4882a593Smuzhiyun 	wkup_gpio = of_iomap(np, 0);
165*4882a593Smuzhiyun 	of_node_put(np);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun  * mpc52xx_set_psc_clkdiv: Set clock divider in the CDM for PSC ports
170*4882a593Smuzhiyun  *
171*4882a593Smuzhiyun  * @psc_id: id of psc port; must be 1,2,3 or 6
172*4882a593Smuzhiyun  * @clkdiv: clock divider value to put into CDM PSC register.
173*4882a593Smuzhiyun  */
mpc52xx_set_psc_clkdiv(int psc_id,int clkdiv)174*4882a593Smuzhiyun int mpc52xx_set_psc_clkdiv(int psc_id, int clkdiv)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	unsigned long flags;
177*4882a593Smuzhiyun 	u16 __iomem *reg;
178*4882a593Smuzhiyun 	u32 val;
179*4882a593Smuzhiyun 	u32 mask;
180*4882a593Smuzhiyun 	u32 mclken_div;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	if (!mpc52xx_cdm)
183*4882a593Smuzhiyun 		return -ENODEV;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	mclken_div = 0x8000 | (clkdiv & 0x1FF);
186*4882a593Smuzhiyun 	switch (psc_id) {
187*4882a593Smuzhiyun 	case 1: reg = &mpc52xx_cdm->mclken_div_psc1; mask = 0x20; break;
188*4882a593Smuzhiyun 	case 2: reg = &mpc52xx_cdm->mclken_div_psc2; mask = 0x40; break;
189*4882a593Smuzhiyun 	case 3: reg = &mpc52xx_cdm->mclken_div_psc3; mask = 0x80; break;
190*4882a593Smuzhiyun 	case 6: reg = &mpc52xx_cdm->mclken_div_psc6; mask = 0x10; break;
191*4882a593Smuzhiyun 	default:
192*4882a593Smuzhiyun 		return -ENODEV;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Set the rate and enable the clock */
196*4882a593Smuzhiyun 	spin_lock_irqsave(&mpc52xx_lock, flags);
197*4882a593Smuzhiyun 	out_be16(reg, mclken_div);
198*4882a593Smuzhiyun 	val = in_be32(&mpc52xx_cdm->clk_enables);
199*4882a593Smuzhiyun 	out_be32(&mpc52xx_cdm->clk_enables, val | mask);
200*4882a593Smuzhiyun 	spin_unlock_irqrestore(&mpc52xx_lock, flags);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun EXPORT_SYMBOL(mpc52xx_set_psc_clkdiv);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /**
207*4882a593Smuzhiyun  * mpc52xx_get_xtal_freq - Get SYS_XTAL_IN frequency for a device
208*4882a593Smuzhiyun  *
209*4882a593Smuzhiyun  * @node: device node
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * Returns the frequency of the external oscillator clock connected
212*4882a593Smuzhiyun  * to the SYS_XTAL_IN pin, or 0 if it cannot be determined.
213*4882a593Smuzhiyun  */
mpc52xx_get_xtal_freq(struct device_node * node)214*4882a593Smuzhiyun unsigned int mpc52xx_get_xtal_freq(struct device_node *node)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	u32 val;
217*4882a593Smuzhiyun 	unsigned int freq;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (!mpc52xx_cdm)
220*4882a593Smuzhiyun 		return 0;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	freq = mpc5xxx_get_bus_frequency(node);
223*4882a593Smuzhiyun 	if (!freq)
224*4882a593Smuzhiyun 		return 0;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (in_8(&mpc52xx_cdm->ipb_clk_sel) & 0x1)
227*4882a593Smuzhiyun 		freq *= 2;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	val  = in_be32(&mpc52xx_cdm->rstcfg);
230*4882a593Smuzhiyun 	if (val & (1 << 5))
231*4882a593Smuzhiyun 		freq *= 8;
232*4882a593Smuzhiyun 	else
233*4882a593Smuzhiyun 		freq *= 4;
234*4882a593Smuzhiyun 	if (val & (1 << 6))
235*4882a593Smuzhiyun 		freq /= 12;
236*4882a593Smuzhiyun 	else
237*4882a593Smuzhiyun 		freq /= 16;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return freq;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun EXPORT_SYMBOL(mpc52xx_get_xtal_freq);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun  * mpc52xx_restart: ppc_md->restart hook for mpc5200 using the watchdog timer
245*4882a593Smuzhiyun  */
mpc52xx_restart(char * cmd)246*4882a593Smuzhiyun void __noreturn mpc52xx_restart(char *cmd)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	local_irq_disable();
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Turn on the watchdog and wait for it to expire.
251*4882a593Smuzhiyun 	 * It effectively does a reset. */
252*4882a593Smuzhiyun 	if (mpc52xx_wdt) {
253*4882a593Smuzhiyun 		out_be32(&mpc52xx_wdt->mode, 0x00000000);
254*4882a593Smuzhiyun 		out_be32(&mpc52xx_wdt->count, 0x000000ff);
255*4882a593Smuzhiyun 		out_be32(&mpc52xx_wdt->mode, 0x00009004);
256*4882a593Smuzhiyun 	} else
257*4882a593Smuzhiyun 		printk(KERN_ERR __FILE__ ": "
258*4882a593Smuzhiyun 			"mpc52xx_restart: Can't access wdt. "
259*4882a593Smuzhiyun 			"Restart impossible, system halted.\n");
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	while (1);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define PSC1_RESET     0x1
265*4882a593Smuzhiyun #define PSC1_SYNC      0x4
266*4882a593Smuzhiyun #define PSC1_SDATA_OUT 0x1
267*4882a593Smuzhiyun #define PSC2_RESET     0x2
268*4882a593Smuzhiyun #define PSC2_SYNC      (0x4<<4)
269*4882a593Smuzhiyun #define PSC2_SDATA_OUT (0x1<<4)
270*4882a593Smuzhiyun #define MPC52xx_GPIO_PSC1_MASK 0x7
271*4882a593Smuzhiyun #define MPC52xx_GPIO_PSC2_MASK (0x7<<4)
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun  * mpc5200_psc_ac97_gpio_reset: Use gpio pins to reset the ac97 bus
275*4882a593Smuzhiyun  *
276*4882a593Smuzhiyun  * @psc: psc number to reset (only psc 1 and 2 support ac97)
277*4882a593Smuzhiyun  */
mpc5200_psc_ac97_gpio_reset(int psc_number)278*4882a593Smuzhiyun int mpc5200_psc_ac97_gpio_reset(int psc_number)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	unsigned long flags;
281*4882a593Smuzhiyun 	u32 gpio;
282*4882a593Smuzhiyun 	u32 mux;
283*4882a593Smuzhiyun 	int out;
284*4882a593Smuzhiyun 	int reset;
285*4882a593Smuzhiyun 	int sync;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	if ((!simple_gpio) || (!wkup_gpio))
288*4882a593Smuzhiyun 		return -ENODEV;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	switch (psc_number) {
291*4882a593Smuzhiyun 	case 0:
292*4882a593Smuzhiyun 		reset   = PSC1_RESET;           /* AC97_1_RES */
293*4882a593Smuzhiyun 		sync    = PSC1_SYNC;            /* AC97_1_SYNC */
294*4882a593Smuzhiyun 		out     = PSC1_SDATA_OUT;       /* AC97_1_SDATA_OUT */
295*4882a593Smuzhiyun 		gpio    = MPC52xx_GPIO_PSC1_MASK;
296*4882a593Smuzhiyun 		break;
297*4882a593Smuzhiyun 	case 1:
298*4882a593Smuzhiyun 		reset   = PSC2_RESET;           /* AC97_2_RES */
299*4882a593Smuzhiyun 		sync    = PSC2_SYNC;            /* AC97_2_SYNC */
300*4882a593Smuzhiyun 		out     = PSC2_SDATA_OUT;       /* AC97_2_SDATA_OUT */
301*4882a593Smuzhiyun 		gpio    = MPC52xx_GPIO_PSC2_MASK;
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	default:
304*4882a593Smuzhiyun 		pr_err(__FILE__ ": Unable to determine PSC, no ac97 "
305*4882a593Smuzhiyun 		       "cold-reset will be performed\n");
306*4882a593Smuzhiyun 		return -ENODEV;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	spin_lock_irqsave(&gpio_lock, flags);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Reconfiure pin-muxing to gpio */
312*4882a593Smuzhiyun 	mux = in_be32(&simple_gpio->port_config);
313*4882a593Smuzhiyun 	out_be32(&simple_gpio->port_config, mux & (~gpio));
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* enable gpio pins for output */
316*4882a593Smuzhiyun 	setbits8(&wkup_gpio->wkup_gpioe, reset);
317*4882a593Smuzhiyun 	setbits32(&simple_gpio->simple_gpioe, sync | out);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	setbits8(&wkup_gpio->wkup_ddr, reset);
320*4882a593Smuzhiyun 	setbits32(&simple_gpio->simple_ddr, sync | out);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* Assert cold reset */
323*4882a593Smuzhiyun 	clrbits32(&simple_gpio->simple_dvo, sync | out);
324*4882a593Smuzhiyun 	clrbits8(&wkup_gpio->wkup_dvo, reset);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* wait for 1 us */
327*4882a593Smuzhiyun 	udelay(1);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* Deassert reset */
330*4882a593Smuzhiyun 	setbits8(&wkup_gpio->wkup_dvo, reset);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* wait at least 200ns */
333*4882a593Smuzhiyun 	/* 7 ~= (200ns * timebase) / ns2sec */
334*4882a593Smuzhiyun 	__delay(7);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Restore pin-muxing */
337*4882a593Smuzhiyun 	out_be32(&simple_gpio->port_config, mux);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	spin_unlock_irqrestore(&gpio_lock, flags);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun EXPORT_SYMBOL(mpc5200_psc_ac97_gpio_reset);
344