1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for 'media5200-platform' compatible boards.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Secret Lab Technologies Ltd.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Description:
8*4882a593Smuzhiyun * This code implements support for the Freescape Media5200 platform
9*4882a593Smuzhiyun * (built around the MPC5200 SoC).
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * Notable characteristic of the Media5200 is the presence of an FPGA
12*4882a593Smuzhiyun * that has all external IRQ lines routed through it. This file implements
13*4882a593Smuzhiyun * a cascaded interrupt controller driver which attaches itself to the
14*4882a593Smuzhiyun * Virtual IRQ subsystem after the primary mpc5200 interrupt controller
15*4882a593Smuzhiyun * is initialized.
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #undef DEBUG
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <linux/irq.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <asm/time.h>
24*4882a593Smuzhiyun #include <asm/prom.h>
25*4882a593Smuzhiyun #include <asm/machdep.h>
26*4882a593Smuzhiyun #include <asm/mpc52xx.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct of_device_id mpc5200_gpio_ids[] __initconst = {
29*4882a593Smuzhiyun { .compatible = "fsl,mpc5200-gpio", },
30*4882a593Smuzhiyun { .compatible = "mpc5200-gpio", },
31*4882a593Smuzhiyun {}
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* FPGA register set */
35*4882a593Smuzhiyun #define MEDIA5200_IRQ_ENABLE (0x40c)
36*4882a593Smuzhiyun #define MEDIA5200_IRQ_STATUS (0x410)
37*4882a593Smuzhiyun #define MEDIA5200_NUM_IRQS (6)
38*4882a593Smuzhiyun #define MEDIA5200_IRQ_SHIFT (32 - MEDIA5200_NUM_IRQS)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct media5200_irq {
41*4882a593Smuzhiyun void __iomem *regs;
42*4882a593Smuzhiyun spinlock_t lock;
43*4882a593Smuzhiyun struct irq_domain *irqhost;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun struct media5200_irq media5200_irq;
46*4882a593Smuzhiyun
media5200_irq_unmask(struct irq_data * d)47*4882a593Smuzhiyun static void media5200_irq_unmask(struct irq_data *d)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun unsigned long flags;
50*4882a593Smuzhiyun u32 val;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun spin_lock_irqsave(&media5200_irq.lock, flags);
53*4882a593Smuzhiyun val = in_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE);
54*4882a593Smuzhiyun val |= 1 << (MEDIA5200_IRQ_SHIFT + irqd_to_hwirq(d));
55*4882a593Smuzhiyun out_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE, val);
56*4882a593Smuzhiyun spin_unlock_irqrestore(&media5200_irq.lock, flags);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
media5200_irq_mask(struct irq_data * d)59*4882a593Smuzhiyun static void media5200_irq_mask(struct irq_data *d)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun unsigned long flags;
62*4882a593Smuzhiyun u32 val;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun spin_lock_irqsave(&media5200_irq.lock, flags);
65*4882a593Smuzhiyun val = in_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE);
66*4882a593Smuzhiyun val &= ~(1 << (MEDIA5200_IRQ_SHIFT + irqd_to_hwirq(d)));
67*4882a593Smuzhiyun out_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE, val);
68*4882a593Smuzhiyun spin_unlock_irqrestore(&media5200_irq.lock, flags);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct irq_chip media5200_irq_chip = {
72*4882a593Smuzhiyun .name = "Media5200 FPGA",
73*4882a593Smuzhiyun .irq_unmask = media5200_irq_unmask,
74*4882a593Smuzhiyun .irq_mask = media5200_irq_mask,
75*4882a593Smuzhiyun .irq_mask_ack = media5200_irq_mask,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
media5200_irq_cascade(struct irq_desc * desc)78*4882a593Smuzhiyun static void media5200_irq_cascade(struct irq_desc *desc)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
81*4882a593Smuzhiyun int sub_virq, val;
82*4882a593Smuzhiyun u32 status, enable;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Mask off the cascaded IRQ */
85*4882a593Smuzhiyun raw_spin_lock(&desc->lock);
86*4882a593Smuzhiyun chip->irq_mask(&desc->irq_data);
87*4882a593Smuzhiyun raw_spin_unlock(&desc->lock);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Ask the FPGA for IRQ status. If 'val' is 0, then no irqs
90*4882a593Smuzhiyun * are pending. 'ffs()' is 1 based */
91*4882a593Smuzhiyun status = in_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE);
92*4882a593Smuzhiyun enable = in_be32(media5200_irq.regs + MEDIA5200_IRQ_STATUS);
93*4882a593Smuzhiyun val = ffs((status & enable) >> MEDIA5200_IRQ_SHIFT);
94*4882a593Smuzhiyun if (val) {
95*4882a593Smuzhiyun sub_virq = irq_linear_revmap(media5200_irq.irqhost, val - 1);
96*4882a593Smuzhiyun /* pr_debug("%s: virq=%i s=%.8x e=%.8x hwirq=%i subvirq=%i\n",
97*4882a593Smuzhiyun * __func__, virq, status, enable, val - 1, sub_virq);
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun generic_handle_irq(sub_virq);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Processing done; can reenable the cascade now */
103*4882a593Smuzhiyun raw_spin_lock(&desc->lock);
104*4882a593Smuzhiyun chip->irq_ack(&desc->irq_data);
105*4882a593Smuzhiyun if (!irqd_irq_disabled(&desc->irq_data))
106*4882a593Smuzhiyun chip->irq_unmask(&desc->irq_data);
107*4882a593Smuzhiyun raw_spin_unlock(&desc->lock);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
media5200_irq_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)110*4882a593Smuzhiyun static int media5200_irq_map(struct irq_domain *h, unsigned int virq,
111*4882a593Smuzhiyun irq_hw_number_t hw)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun pr_debug("%s: h=%p, virq=%i, hwirq=%i\n", __func__, h, virq, (int)hw);
114*4882a593Smuzhiyun irq_set_chip_data(virq, &media5200_irq);
115*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &media5200_irq_chip, handle_level_irq);
116*4882a593Smuzhiyun irq_set_status_flags(virq, IRQ_LEVEL);
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
media5200_irq_xlate(struct irq_domain * h,struct device_node * ct,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_flags)120*4882a593Smuzhiyun static int media5200_irq_xlate(struct irq_domain *h, struct device_node *ct,
121*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
122*4882a593Smuzhiyun irq_hw_number_t *out_hwirq,
123*4882a593Smuzhiyun unsigned int *out_flags)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun if (intsize != 2)
126*4882a593Smuzhiyun return -1;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun pr_debug("%s: bank=%i, number=%i\n", __func__, intspec[0], intspec[1]);
129*4882a593Smuzhiyun *out_hwirq = intspec[1];
130*4882a593Smuzhiyun *out_flags = IRQ_TYPE_NONE;
131*4882a593Smuzhiyun return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static const struct irq_domain_ops media5200_irq_ops = {
135*4882a593Smuzhiyun .map = media5200_irq_map,
136*4882a593Smuzhiyun .xlate = media5200_irq_xlate,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Setup Media5200 IRQ mapping
141*4882a593Smuzhiyun */
media5200_init_irq(void)142*4882a593Smuzhiyun static void __init media5200_init_irq(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct device_node *fpga_np;
145*4882a593Smuzhiyun int cascade_virq;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* First setup the regular MPC5200 interrupt controller */
148*4882a593Smuzhiyun mpc52xx_init_irq();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Now find the FPGA IRQ */
151*4882a593Smuzhiyun fpga_np = of_find_compatible_node(NULL, NULL, "fsl,media5200-fpga");
152*4882a593Smuzhiyun if (!fpga_np)
153*4882a593Smuzhiyun goto out;
154*4882a593Smuzhiyun pr_debug("%s: found fpga node: %pOF\n", __func__, fpga_np);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun media5200_irq.regs = of_iomap(fpga_np, 0);
157*4882a593Smuzhiyun if (!media5200_irq.regs)
158*4882a593Smuzhiyun goto out;
159*4882a593Smuzhiyun pr_debug("%s: mapped to %p\n", __func__, media5200_irq.regs);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun cascade_virq = irq_of_parse_and_map(fpga_np, 0);
162*4882a593Smuzhiyun if (!cascade_virq)
163*4882a593Smuzhiyun goto out;
164*4882a593Smuzhiyun pr_debug("%s: cascaded on virq=%i\n", __func__, cascade_virq);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Disable all FPGA IRQs */
167*4882a593Smuzhiyun out_be32(media5200_irq.regs + MEDIA5200_IRQ_ENABLE, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun spin_lock_init(&media5200_irq.lock);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun media5200_irq.irqhost = irq_domain_add_linear(fpga_np,
172*4882a593Smuzhiyun MEDIA5200_NUM_IRQS, &media5200_irq_ops, &media5200_irq);
173*4882a593Smuzhiyun if (!media5200_irq.irqhost)
174*4882a593Smuzhiyun goto out;
175*4882a593Smuzhiyun pr_debug("%s: allocated irqhost\n", __func__);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun irq_set_handler_data(cascade_virq, &media5200_irq);
178*4882a593Smuzhiyun irq_set_chained_handler(cascade_virq, media5200_irq_cascade);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun out:
183*4882a593Smuzhiyun pr_err("Could not find Media5200 FPGA; PCI interrupts will not work\n");
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * Setup the architecture
188*4882a593Smuzhiyun */
media5200_setup_arch(void)189*4882a593Smuzhiyun static void __init media5200_setup_arch(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun struct device_node *np;
193*4882a593Smuzhiyun struct mpc52xx_gpio __iomem *gpio;
194*4882a593Smuzhiyun u32 port_config;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (ppc_md.progress)
197*4882a593Smuzhiyun ppc_md.progress("media5200_setup_arch()", 0);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Map important registers from the internal memory map */
200*4882a593Smuzhiyun mpc52xx_map_common_devices();
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Some mpc5200 & mpc5200b related configuration */
203*4882a593Smuzhiyun mpc5200_setup_xlb_arbiter();
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun mpc52xx_setup_pci();
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun np = of_find_matching_node(NULL, mpc5200_gpio_ids);
208*4882a593Smuzhiyun gpio = of_iomap(np, 0);
209*4882a593Smuzhiyun of_node_put(np);
210*4882a593Smuzhiyun if (!gpio) {
211*4882a593Smuzhiyun printk(KERN_ERR "%s() failed. expect abnormal behavior\n",
212*4882a593Smuzhiyun __func__);
213*4882a593Smuzhiyun return;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Set port config */
217*4882a593Smuzhiyun port_config = in_be32(&gpio->port_config);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun port_config &= ~0x03000000; /* ATA CS is on csb_4/5 */
220*4882a593Smuzhiyun port_config |= 0x01000000;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun out_be32(&gpio->port_config, port_config);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /* Unmap zone */
225*4882a593Smuzhiyun iounmap(gpio);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* list of the supported boards */
230*4882a593Smuzhiyun static const char * const board[] __initconst = {
231*4882a593Smuzhiyun "fsl,media5200",
232*4882a593Smuzhiyun NULL
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun * Called very early, MMU is off, device-tree isn't unflattened
237*4882a593Smuzhiyun */
media5200_probe(void)238*4882a593Smuzhiyun static int __init media5200_probe(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun return of_device_compatible_match(of_root, board);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
define_machine(media5200_platform)243*4882a593Smuzhiyun define_machine(media5200_platform) {
244*4882a593Smuzhiyun .name = "media5200-platform",
245*4882a593Smuzhiyun .probe = media5200_probe,
246*4882a593Smuzhiyun .setup_arch = media5200_setup_arch,
247*4882a593Smuzhiyun .init = mpc52xx_declare_of_platform_devices,
248*4882a593Smuzhiyun .init_IRQ = media5200_init_irq,
249*4882a593Smuzhiyun .get_irq = mpc52xx_get_irq,
250*4882a593Smuzhiyun .restart = mpc52xx_restart,
251*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
252*4882a593Smuzhiyun };
253