xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/52xx/efika.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Efika 5K2 platform code
3*4882a593Smuzhiyun  * Some code really inspired from the lite5200b platform.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2006 bplan GmbH
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public License
8*4882a593Smuzhiyun  * version 2. This program is licensed "as is" without any warranty of any
9*4882a593Smuzhiyun  * kind, whether express or implied.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <generated/utsrelease.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <asm/dma.h>
17*4882a593Smuzhiyun #include <asm/prom.h>
18*4882a593Smuzhiyun #include <asm/time.h>
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun #include <asm/rtas.h>
21*4882a593Smuzhiyun #include <asm/mpc52xx.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define EFIKA_PLATFORM_NAME "Efika"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
27*4882a593Smuzhiyun /* PCI accesses thru RTAS                                                   */
28*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #ifdef CONFIG_PCI
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * Access functions for PCI config space using RTAS calls.
34*4882a593Smuzhiyun  */
rtas_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)35*4882a593Smuzhiyun static int rtas_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
36*4882a593Smuzhiyun 			    int len, u32 * val)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
39*4882a593Smuzhiyun 	unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8)
40*4882a593Smuzhiyun 	    | (((bus->number - hose->first_busno) & 0xff) << 16)
41*4882a593Smuzhiyun 	    | (hose->global_number << 24);
42*4882a593Smuzhiyun 	int ret = -1;
43*4882a593Smuzhiyun 	int rval;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	rval = rtas_call(rtas_token("read-pci-config"), 2, 2, &ret, addr, len);
46*4882a593Smuzhiyun 	*val = ret;
47*4882a593Smuzhiyun 	return rval ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
rtas_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)50*4882a593Smuzhiyun static int rtas_write_config(struct pci_bus *bus, unsigned int devfn,
51*4882a593Smuzhiyun 			     int offset, int len, u32 val)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
54*4882a593Smuzhiyun 	unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8)
55*4882a593Smuzhiyun 	    | (((bus->number - hose->first_busno) & 0xff) << 16)
56*4882a593Smuzhiyun 	    | (hose->global_number << 24);
57*4882a593Smuzhiyun 	int rval;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	rval = rtas_call(rtas_token("write-pci-config"), 3, 1, NULL,
60*4882a593Smuzhiyun 			 addr, len, val);
61*4882a593Smuzhiyun 	return rval ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct pci_ops rtas_pci_ops = {
65*4882a593Smuzhiyun 	.read = rtas_read_config,
66*4882a593Smuzhiyun 	.write = rtas_write_config,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 
efika_pcisetup(void)70*4882a593Smuzhiyun static void __init efika_pcisetup(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	const int *bus_range;
73*4882a593Smuzhiyun 	int len;
74*4882a593Smuzhiyun 	struct pci_controller *hose;
75*4882a593Smuzhiyun 	struct device_node *root;
76*4882a593Smuzhiyun 	struct device_node *pcictrl;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
79*4882a593Smuzhiyun 	if (root == NULL) {
80*4882a593Smuzhiyun 		printk(KERN_WARNING EFIKA_PLATFORM_NAME
81*4882a593Smuzhiyun 		       ": Unable to find the root node\n");
82*4882a593Smuzhiyun 		return;
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for_each_child_of_node(root, pcictrl)
86*4882a593Smuzhiyun 		if (of_node_name_eq(pcictrl, "pci"))
87*4882a593Smuzhiyun 			break;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	of_node_put(root);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	if (pcictrl == NULL) {
92*4882a593Smuzhiyun 		printk(KERN_WARNING EFIKA_PLATFORM_NAME
93*4882a593Smuzhiyun 		       ": Unable to find the PCI bridge node\n");
94*4882a593Smuzhiyun 		return;
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	bus_range = of_get_property(pcictrl, "bus-range", &len);
98*4882a593Smuzhiyun 	if (bus_range == NULL || len < 2 * sizeof(int)) {
99*4882a593Smuzhiyun 		printk(KERN_WARNING EFIKA_PLATFORM_NAME
100*4882a593Smuzhiyun 		       ": Can't get bus-range for %pOF\n", pcictrl);
101*4882a593Smuzhiyun 		goto out_put;
102*4882a593Smuzhiyun 	}
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (bus_range[1] == bus_range[0])
105*4882a593Smuzhiyun 		printk(KERN_INFO EFIKA_PLATFORM_NAME ": PCI bus %d",
106*4882a593Smuzhiyun 		       bus_range[0]);
107*4882a593Smuzhiyun 	else
108*4882a593Smuzhiyun 		printk(KERN_INFO EFIKA_PLATFORM_NAME ": PCI buses %d..%d",
109*4882a593Smuzhiyun 		       bus_range[0], bus_range[1]);
110*4882a593Smuzhiyun 	printk(" controlled by %pOF\n", pcictrl);
111*4882a593Smuzhiyun 	printk("\n");
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(pcictrl);
114*4882a593Smuzhiyun 	if (!hose) {
115*4882a593Smuzhiyun 		printk(KERN_WARNING EFIKA_PLATFORM_NAME
116*4882a593Smuzhiyun 		       ": Can't allocate PCI controller structure for %pOF\n",
117*4882a593Smuzhiyun 		       pcictrl);
118*4882a593Smuzhiyun 		goto out_put;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	hose->first_busno = bus_range[0];
122*4882a593Smuzhiyun 	hose->last_busno = bus_range[1];
123*4882a593Smuzhiyun 	hose->ops = &rtas_pci_ops;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, pcictrl, 0);
126*4882a593Smuzhiyun 	return;
127*4882a593Smuzhiyun out_put:
128*4882a593Smuzhiyun 	of_node_put(pcictrl);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #else
efika_pcisetup(void)132*4882a593Smuzhiyun static void __init efika_pcisetup(void)
133*4882a593Smuzhiyun {}
134*4882a593Smuzhiyun #endif
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
139*4882a593Smuzhiyun /* Platform setup                                                           */
140*4882a593Smuzhiyun /* ------------------------------------------------------------------------ */
141*4882a593Smuzhiyun 
efika_show_cpuinfo(struct seq_file * m)142*4882a593Smuzhiyun static void efika_show_cpuinfo(struct seq_file *m)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct device_node *root;
145*4882a593Smuzhiyun 	const char *revision;
146*4882a593Smuzhiyun 	const char *codegendescription;
147*4882a593Smuzhiyun 	const char *codegenvendor;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
150*4882a593Smuzhiyun 	if (!root)
151*4882a593Smuzhiyun 		return;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	revision = of_get_property(root, "revision", NULL);
154*4882a593Smuzhiyun 	codegendescription = of_get_property(root, "CODEGEN,description", NULL);
155*4882a593Smuzhiyun 	codegenvendor = of_get_property(root, "CODEGEN,vendor", NULL);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (codegendescription)
158*4882a593Smuzhiyun 		seq_printf(m, "machine\t\t: %s\n", codegendescription);
159*4882a593Smuzhiyun 	else
160*4882a593Smuzhiyun 		seq_printf(m, "machine\t\t: Efika\n");
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (revision)
163*4882a593Smuzhiyun 		seq_printf(m, "revision\t: %s\n", revision);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (codegenvendor)
166*4882a593Smuzhiyun 		seq_printf(m, "vendor\t\t: %s\n", codegenvendor);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	of_node_put(root);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #ifdef CONFIG_PM
efika_suspend_prepare(void __iomem * mbar)172*4882a593Smuzhiyun static void efika_suspend_prepare(void __iomem *mbar)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u8 pin = 4;	/* GPIO_WKUP_4 (GPIO_PSC6_0 - IRDA_RX) */
175*4882a593Smuzhiyun 	u8 level = 1;	/* wakeup on high level */
176*4882a593Smuzhiyun 	/* IOW. to wake it up, short pins 1 and 3 on IRDA connector */
177*4882a593Smuzhiyun 	mpc52xx_set_wakeup_gpio(pin, level);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun 
efika_setup_arch(void)181*4882a593Smuzhiyun static void __init efika_setup_arch(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	rtas_initialize();
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Map important registers from the internal memory map */
186*4882a593Smuzhiyun 	mpc52xx_map_common_devices();
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	efika_pcisetup();
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #ifdef CONFIG_PM
191*4882a593Smuzhiyun 	mpc52xx_suspend.board_suspend_prepare = efika_suspend_prepare;
192*4882a593Smuzhiyun 	mpc52xx_pm_init();
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (ppc_md.progress)
196*4882a593Smuzhiyun 		ppc_md.progress("Linux/PPC " UTS_RELEASE " running on Efika ;-)\n", 0x0);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
efika_probe(void)199*4882a593Smuzhiyun static int __init efika_probe(void)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	const char *model = of_get_property(of_root, "model", NULL);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	if (model == NULL)
204*4882a593Smuzhiyun 		return 0;
205*4882a593Smuzhiyun 	if (strcmp(model, "EFIKA5K2"))
206*4882a593Smuzhiyun 		return 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	DMA_MODE_READ = 0x44;
209*4882a593Smuzhiyun 	DMA_MODE_WRITE = 0x48;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	pm_power_off = rtas_power_off;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	return 1;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
define_machine(efika)216*4882a593Smuzhiyun define_machine(efika)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	.name			= EFIKA_PLATFORM_NAME,
219*4882a593Smuzhiyun 	.probe			= efika_probe,
220*4882a593Smuzhiyun 	.setup_arch		= efika_setup_arch,
221*4882a593Smuzhiyun 	.init			= mpc52xx_declare_of_platform_devices,
222*4882a593Smuzhiyun 	.show_cpuinfo		= efika_show_cpuinfo,
223*4882a593Smuzhiyun 	.init_IRQ		= mpc52xx_init_irq,
224*4882a593Smuzhiyun 	.get_irq		= mpc52xx_get_irq,
225*4882a593Smuzhiyun 	.restart		= rtas_restart,
226*4882a593Smuzhiyun 	.halt			= rtas_halt,
227*4882a593Smuzhiyun 	.set_rtc_time		= rtas_set_rtc_time,
228*4882a593Smuzhiyun 	.get_rtc_time		= rtas_get_rtc_time,
229*4882a593Smuzhiyun 	.progress		= rtas_progress,
230*4882a593Smuzhiyun 	.get_boot_time		= rtas_get_boot_time,
231*4882a593Smuzhiyun 	.calibrate_decr		= generic_calibrate_decr,
232*4882a593Smuzhiyun #ifdef CONFIG_PCI
233*4882a593Smuzhiyun 	.phys_mem_access_prot	= pci_phys_mem_access_prot,
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237