1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/powerpc/sysdev/uic.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * IBM PowerPC 4xx Universal Interrupt Controller
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2007 David Gibson <dwg@au1.ibm.com>, IBM Corporation.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <linux/reboot.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/stddef.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/signal.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/kernel_stat.h>
22*4882a593Smuzhiyun #include <asm/irq.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <asm/prom.h>
25*4882a593Smuzhiyun #include <asm/dcr.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define NR_UIC_INTS 32
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define UIC_SR 0x0
30*4882a593Smuzhiyun #define UIC_ER 0x2
31*4882a593Smuzhiyun #define UIC_CR 0x3
32*4882a593Smuzhiyun #define UIC_PR 0x4
33*4882a593Smuzhiyun #define UIC_TR 0x5
34*4882a593Smuzhiyun #define UIC_MSR 0x6
35*4882a593Smuzhiyun #define UIC_VR 0x7
36*4882a593Smuzhiyun #define UIC_VCR 0x8
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun struct uic *primary_uic;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct uic {
41*4882a593Smuzhiyun int index;
42*4882a593Smuzhiyun int dcrbase;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun raw_spinlock_t lock;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* The remapper for this UIC */
47*4882a593Smuzhiyun struct irq_domain *irqhost;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
uic_unmask_irq(struct irq_data * d)50*4882a593Smuzhiyun static void uic_unmask_irq(struct irq_data *d)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct uic *uic = irq_data_get_irq_chip_data(d);
53*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
54*4882a593Smuzhiyun unsigned long flags;
55*4882a593Smuzhiyun u32 er, sr;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun sr = 1 << (31-src);
58*4882a593Smuzhiyun raw_spin_lock_irqsave(&uic->lock, flags);
59*4882a593Smuzhiyun /* ack level-triggered interrupts here */
60*4882a593Smuzhiyun if (irqd_is_level_type(d))
61*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_SR, sr);
62*4882a593Smuzhiyun er = mfdcr(uic->dcrbase + UIC_ER);
63*4882a593Smuzhiyun er |= sr;
64*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_ER, er);
65*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&uic->lock, flags);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
uic_mask_irq(struct irq_data * d)68*4882a593Smuzhiyun static void uic_mask_irq(struct irq_data *d)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct uic *uic = irq_data_get_irq_chip_data(d);
71*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
72*4882a593Smuzhiyun unsigned long flags;
73*4882a593Smuzhiyun u32 er;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun raw_spin_lock_irqsave(&uic->lock, flags);
76*4882a593Smuzhiyun er = mfdcr(uic->dcrbase + UIC_ER);
77*4882a593Smuzhiyun er &= ~(1 << (31 - src));
78*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_ER, er);
79*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&uic->lock, flags);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
uic_ack_irq(struct irq_data * d)82*4882a593Smuzhiyun static void uic_ack_irq(struct irq_data *d)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct uic *uic = irq_data_get_irq_chip_data(d);
85*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
86*4882a593Smuzhiyun unsigned long flags;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun raw_spin_lock_irqsave(&uic->lock, flags);
89*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_SR, 1 << (31-src));
90*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&uic->lock, flags);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
uic_mask_ack_irq(struct irq_data * d)93*4882a593Smuzhiyun static void uic_mask_ack_irq(struct irq_data *d)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct uic *uic = irq_data_get_irq_chip_data(d);
96*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
97*4882a593Smuzhiyun unsigned long flags;
98*4882a593Smuzhiyun u32 er, sr;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun sr = 1 << (31-src);
101*4882a593Smuzhiyun raw_spin_lock_irqsave(&uic->lock, flags);
102*4882a593Smuzhiyun er = mfdcr(uic->dcrbase + UIC_ER);
103*4882a593Smuzhiyun er &= ~sr;
104*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_ER, er);
105*4882a593Smuzhiyun /* On the UIC, acking (i.e. clearing the SR bit)
106*4882a593Smuzhiyun * a level irq will have no effect if the interrupt
107*4882a593Smuzhiyun * is still asserted by the device, even if
108*4882a593Smuzhiyun * the interrupt is already masked. Therefore
109*4882a593Smuzhiyun * we only ack the egde interrupts here, while
110*4882a593Smuzhiyun * level interrupts are ack'ed after the actual
111*4882a593Smuzhiyun * isr call in the uic_unmask_irq()
112*4882a593Smuzhiyun */
113*4882a593Smuzhiyun if (!irqd_is_level_type(d))
114*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_SR, sr);
115*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&uic->lock, flags);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
uic_set_irq_type(struct irq_data * d,unsigned int flow_type)118*4882a593Smuzhiyun static int uic_set_irq_type(struct irq_data *d, unsigned int flow_type)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct uic *uic = irq_data_get_irq_chip_data(d);
121*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
122*4882a593Smuzhiyun unsigned long flags;
123*4882a593Smuzhiyun int trigger, polarity;
124*4882a593Smuzhiyun u32 tr, pr, mask;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun switch (flow_type & IRQ_TYPE_SENSE_MASK) {
127*4882a593Smuzhiyun case IRQ_TYPE_NONE:
128*4882a593Smuzhiyun uic_mask_irq(d);
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
132*4882a593Smuzhiyun trigger = 1; polarity = 1;
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
135*4882a593Smuzhiyun trigger = 1; polarity = 0;
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
138*4882a593Smuzhiyun trigger = 0; polarity = 1;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
141*4882a593Smuzhiyun trigger = 0; polarity = 0;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun default:
144*4882a593Smuzhiyun return -EINVAL;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun mask = ~(1 << (31 - src));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun raw_spin_lock_irqsave(&uic->lock, flags);
150*4882a593Smuzhiyun tr = mfdcr(uic->dcrbase + UIC_TR);
151*4882a593Smuzhiyun pr = mfdcr(uic->dcrbase + UIC_PR);
152*4882a593Smuzhiyun tr = (tr & mask) | (trigger << (31-src));
153*4882a593Smuzhiyun pr = (pr & mask) | (polarity << (31-src));
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_PR, pr);
156*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_TR, tr);
157*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_SR, ~mask);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&uic->lock, flags);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static struct irq_chip uic_irq_chip = {
165*4882a593Smuzhiyun .name = "UIC",
166*4882a593Smuzhiyun .irq_unmask = uic_unmask_irq,
167*4882a593Smuzhiyun .irq_mask = uic_mask_irq,
168*4882a593Smuzhiyun .irq_mask_ack = uic_mask_ack_irq,
169*4882a593Smuzhiyun .irq_ack = uic_ack_irq,
170*4882a593Smuzhiyun .irq_set_type = uic_set_irq_type,
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
uic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)173*4882a593Smuzhiyun static int uic_host_map(struct irq_domain *h, unsigned int virq,
174*4882a593Smuzhiyun irq_hw_number_t hw)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct uic *uic = h->host_data;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun irq_set_chip_data(virq, uic);
179*4882a593Smuzhiyun /* Despite the name, handle_level_irq() works for both level
180*4882a593Smuzhiyun * and edge irqs on UIC. FIXME: check this is correct */
181*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &uic_irq_chip, handle_level_irq);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* Set default irq type */
184*4882a593Smuzhiyun irq_set_irq_type(virq, IRQ_TYPE_NONE);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static const struct irq_domain_ops uic_host_ops = {
190*4882a593Smuzhiyun .map = uic_host_map,
191*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
uic_irq_cascade(struct irq_desc * desc)194*4882a593Smuzhiyun static void uic_irq_cascade(struct irq_desc *desc)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
197*4882a593Smuzhiyun struct irq_data *idata = irq_desc_get_irq_data(desc);
198*4882a593Smuzhiyun struct uic *uic = irq_desc_get_handler_data(desc);
199*4882a593Smuzhiyun u32 msr;
200*4882a593Smuzhiyun int src;
201*4882a593Smuzhiyun int subvirq;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun raw_spin_lock(&desc->lock);
204*4882a593Smuzhiyun if (irqd_is_level_type(idata))
205*4882a593Smuzhiyun chip->irq_mask(idata);
206*4882a593Smuzhiyun else
207*4882a593Smuzhiyun chip->irq_mask_ack(idata);
208*4882a593Smuzhiyun raw_spin_unlock(&desc->lock);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun msr = mfdcr(uic->dcrbase + UIC_MSR);
211*4882a593Smuzhiyun if (!msr) /* spurious interrupt */
212*4882a593Smuzhiyun goto uic_irq_ret;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun src = 32 - ffs(msr);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun subvirq = irq_linear_revmap(uic->irqhost, src);
217*4882a593Smuzhiyun generic_handle_irq(subvirq);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun uic_irq_ret:
220*4882a593Smuzhiyun raw_spin_lock(&desc->lock);
221*4882a593Smuzhiyun if (irqd_is_level_type(idata))
222*4882a593Smuzhiyun chip->irq_ack(idata);
223*4882a593Smuzhiyun if (!irqd_irq_disabled(idata) && chip->irq_unmask)
224*4882a593Smuzhiyun chip->irq_unmask(idata);
225*4882a593Smuzhiyun raw_spin_unlock(&desc->lock);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
uic_init_one(struct device_node * node)228*4882a593Smuzhiyun static struct uic * __init uic_init_one(struct device_node *node)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct uic *uic;
231*4882a593Smuzhiyun const u32 *indexp, *dcrreg;
232*4882a593Smuzhiyun int len;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun BUG_ON(! of_device_is_compatible(node, "ibm,uic"));
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun uic = kzalloc(sizeof(*uic), GFP_KERNEL);
237*4882a593Smuzhiyun if (! uic)
238*4882a593Smuzhiyun return NULL; /* FIXME: panic? */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun raw_spin_lock_init(&uic->lock);
241*4882a593Smuzhiyun indexp = of_get_property(node, "cell-index", &len);
242*4882a593Smuzhiyun if (!indexp || (len != sizeof(u32))) {
243*4882a593Smuzhiyun printk(KERN_ERR "uic: Device node %pOF has missing or invalid "
244*4882a593Smuzhiyun "cell-index property\n", node);
245*4882a593Smuzhiyun return NULL;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun uic->index = *indexp;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun dcrreg = of_get_property(node, "dcr-reg", &len);
250*4882a593Smuzhiyun if (!dcrreg || (len != 2*sizeof(u32))) {
251*4882a593Smuzhiyun printk(KERN_ERR "uic: Device node %pOF has missing or invalid "
252*4882a593Smuzhiyun "dcr-reg property\n", node);
253*4882a593Smuzhiyun return NULL;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun uic->dcrbase = *dcrreg;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun uic->irqhost = irq_domain_add_linear(node, NR_UIC_INTS, &uic_host_ops,
258*4882a593Smuzhiyun uic);
259*4882a593Smuzhiyun if (! uic->irqhost)
260*4882a593Smuzhiyun return NULL; /* FIXME: panic? */
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Start with all interrupts disabled, level and non-critical */
263*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_ER, 0);
264*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_CR, 0);
265*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_TR, 0);
266*4882a593Smuzhiyun /* Clear any pending interrupts, in case the firmware left some */
267*4882a593Smuzhiyun mtdcr(uic->dcrbase + UIC_SR, 0xffffffff);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun printk ("UIC%d (%d IRQ sources) at DCR 0x%x\n", uic->index,
270*4882a593Smuzhiyun NR_UIC_INTS, uic->dcrbase);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return uic;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
uic_init_tree(void)275*4882a593Smuzhiyun void __init uic_init_tree(void)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct device_node *np;
278*4882a593Smuzhiyun struct uic *uic;
279*4882a593Smuzhiyun const u32 *interrupts;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* First locate and initialize the top-level UIC */
282*4882a593Smuzhiyun for_each_compatible_node(np, NULL, "ibm,uic") {
283*4882a593Smuzhiyun interrupts = of_get_property(np, "interrupts", NULL);
284*4882a593Smuzhiyun if (!interrupts)
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun BUG_ON(!np); /* uic_init_tree() assumes there's a UIC as the
289*4882a593Smuzhiyun * top-level interrupt controller */
290*4882a593Smuzhiyun primary_uic = uic_init_one(np);
291*4882a593Smuzhiyun if (!primary_uic)
292*4882a593Smuzhiyun panic("Unable to initialize primary UIC %pOF\n", np);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun irq_set_default_host(primary_uic->irqhost);
295*4882a593Smuzhiyun of_node_put(np);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* The scan again for cascaded UICs */
298*4882a593Smuzhiyun for_each_compatible_node(np, NULL, "ibm,uic") {
299*4882a593Smuzhiyun interrupts = of_get_property(np, "interrupts", NULL);
300*4882a593Smuzhiyun if (interrupts) {
301*4882a593Smuzhiyun /* Secondary UIC */
302*4882a593Smuzhiyun int cascade_virq;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun uic = uic_init_one(np);
305*4882a593Smuzhiyun if (! uic)
306*4882a593Smuzhiyun panic("Unable to initialize a secondary UIC %pOF\n",
307*4882a593Smuzhiyun np);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun cascade_virq = irq_of_parse_and_map(np, 0);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun irq_set_handler_data(cascade_virq, uic);
312*4882a593Smuzhiyun irq_set_chained_handler(cascade_virq, uic_irq_cascade);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /* FIXME: setup critical cascade?? */
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Return an interrupt vector or 0 if no interrupt is pending. */
uic_get_irq(void)320*4882a593Smuzhiyun unsigned int uic_get_irq(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun u32 msr;
323*4882a593Smuzhiyun int src;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun BUG_ON(! primary_uic);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun msr = mfdcr(primary_uic->dcrbase + UIC_MSR);
328*4882a593Smuzhiyun src = 32 - ffs(msr);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return irq_linear_revmap(primary_uic->irqhost, src);
331*4882a593Smuzhiyun }
332