xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/4xx/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * PCI / PCI-X / PCI-Express support for 4xx parts
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright 2007 Ben. Herrenschmidt <benh@kernel.crashing.org>, IBM Corp.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Most PCI Express code is coming from Stefan Roese implementation for
7*4882a593Smuzhiyun  * arch/ppc in the Denx tree, slightly reworked by me.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2007 DENX Software Engineering, Stefan Roese <sr@denx.de>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * Some of that comes itself from a previous implementation for 440SPE only
12*4882a593Smuzhiyun  * by Roland Dreier:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Copyright (c) 2005 Cisco Systems.  All rights reserved.
15*4882a593Smuzhiyun  * Roland Dreier <rolandd@cisco.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #undef DEBUG
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/kernel.h>
22*4882a593Smuzhiyun #include <linux/pci.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/of.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <asm/io.h>
29*4882a593Smuzhiyun #include <asm/pci-bridge.h>
30*4882a593Smuzhiyun #include <asm/machdep.h>
31*4882a593Smuzhiyun #include <asm/dcr.h>
32*4882a593Smuzhiyun #include <asm/dcr-regs.h>
33*4882a593Smuzhiyun #include <mm/mmu_decl.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "pci.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static int dma_offset_set;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define U64_TO_U32_LOW(val)	((u32)((val) & 0x00000000ffffffffULL))
40*4882a593Smuzhiyun #define U64_TO_U32_HIGH(val)	((u32)((val) >> 32))
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define RES_TO_U32_LOW(val)	\
43*4882a593Smuzhiyun 	((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_LOW(val) : (val))
44*4882a593Smuzhiyun #define RES_TO_U32_HIGH(val)	\
45*4882a593Smuzhiyun 	((sizeof(resource_size_t) > sizeof(u32)) ? U64_TO_U32_HIGH(val) : (0))
46*4882a593Smuzhiyun 
ppc440spe_revA(void)47*4882a593Smuzhiyun static inline int ppc440spe_revA(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	/* Catch both 440SPe variants, with and without RAID6 support */
50*4882a593Smuzhiyun         if ((mfspr(SPRN_PVR) & 0xffefffff) == 0x53421890)
51*4882a593Smuzhiyun                 return 1;
52*4882a593Smuzhiyun         else
53*4882a593Smuzhiyun                 return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
fixup_ppc4xx_pci_bridge(struct pci_dev * dev)56*4882a593Smuzhiyun static void fixup_ppc4xx_pci_bridge(struct pci_dev *dev)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct pci_controller *hose;
59*4882a593Smuzhiyun 	int i;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (dev->devfn != 0 || dev->bus->self != NULL)
62*4882a593Smuzhiyun 		return;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	hose = pci_bus_to_host(dev->bus);
65*4882a593Smuzhiyun 	if (hose == NULL)
66*4882a593Smuzhiyun 		return;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (!of_device_is_compatible(hose->dn, "ibm,plb-pciex") &&
69*4882a593Smuzhiyun 	    !of_device_is_compatible(hose->dn, "ibm,plb-pcix") &&
70*4882a593Smuzhiyun 	    !of_device_is_compatible(hose->dn, "ibm,plb-pci"))
71*4882a593Smuzhiyun 		return;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (of_device_is_compatible(hose->dn, "ibm,plb440epx-pci") ||
74*4882a593Smuzhiyun 		of_device_is_compatible(hose->dn, "ibm,plb440grx-pci")) {
75*4882a593Smuzhiyun 		hose->indirect_type |= PPC_INDIRECT_TYPE_BROKEN_MRM;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/* Hide the PCI host BARs from the kernel as their content doesn't
79*4882a593Smuzhiyun 	 * fit well in the resource management
80*4882a593Smuzhiyun 	 */
81*4882a593Smuzhiyun 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
82*4882a593Smuzhiyun 		dev->resource[i].start = dev->resource[i].end = 0;
83*4882a593Smuzhiyun 		dev->resource[i].flags = 0;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	printk(KERN_INFO "PCI: Hiding 4xx host bridge resources %s\n",
87*4882a593Smuzhiyun 	       pci_name(dev));
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, fixup_ppc4xx_pci_bridge);
90*4882a593Smuzhiyun 
ppc4xx_parse_dma_ranges(struct pci_controller * hose,void __iomem * reg,struct resource * res)91*4882a593Smuzhiyun static int __init ppc4xx_parse_dma_ranges(struct pci_controller *hose,
92*4882a593Smuzhiyun 					  void __iomem *reg,
93*4882a593Smuzhiyun 					  struct resource *res)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u64 size;
96*4882a593Smuzhiyun 	const u32 *ranges;
97*4882a593Smuzhiyun 	int rlen;
98*4882a593Smuzhiyun 	int pna = of_n_addr_cells(hose->dn);
99*4882a593Smuzhiyun 	int np = pna + 5;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Default */
102*4882a593Smuzhiyun 	res->start = 0;
103*4882a593Smuzhiyun 	size = 0x80000000;
104*4882a593Smuzhiyun 	res->end = size - 1;
105*4882a593Smuzhiyun 	res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Get dma-ranges property */
108*4882a593Smuzhiyun 	ranges = of_get_property(hose->dn, "dma-ranges", &rlen);
109*4882a593Smuzhiyun 	if (ranges == NULL)
110*4882a593Smuzhiyun 		goto out;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Walk it */
113*4882a593Smuzhiyun 	while ((rlen -= np * 4) >= 0) {
114*4882a593Smuzhiyun 		u32 pci_space = ranges[0];
115*4882a593Smuzhiyun 		u64 pci_addr = of_read_number(ranges + 1, 2);
116*4882a593Smuzhiyun 		u64 cpu_addr = of_translate_dma_address(hose->dn, ranges + 3);
117*4882a593Smuzhiyun 		size = of_read_number(ranges + pna + 3, 2);
118*4882a593Smuzhiyun 		ranges += np;
119*4882a593Smuzhiyun 		if (cpu_addr == OF_BAD_ADDR || size == 0)
120*4882a593Smuzhiyun 			continue;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 		/* We only care about memory */
123*4882a593Smuzhiyun 		if ((pci_space & 0x03000000) != 0x02000000)
124*4882a593Smuzhiyun 			continue;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		/* We currently only support memory at 0, and pci_addr
127*4882a593Smuzhiyun 		 * within 32 bits space
128*4882a593Smuzhiyun 		 */
129*4882a593Smuzhiyun 		if (cpu_addr != 0 || pci_addr > 0xffffffff) {
130*4882a593Smuzhiyun 			printk(KERN_WARNING "%pOF: Ignored unsupported dma range"
131*4882a593Smuzhiyun 			       " 0x%016llx...0x%016llx -> 0x%016llx\n",
132*4882a593Smuzhiyun 			       hose->dn,
133*4882a593Smuzhiyun 			       pci_addr, pci_addr + size - 1, cpu_addr);
134*4882a593Smuzhiyun 			continue;
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		/* Check if not prefetchable */
138*4882a593Smuzhiyun 		if (!(pci_space & 0x40000000))
139*4882a593Smuzhiyun 			res->flags &= ~IORESOURCE_PREFETCH;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		/* Use that */
143*4882a593Smuzhiyun 		res->start = pci_addr;
144*4882a593Smuzhiyun 		/* Beware of 32 bits resources */
145*4882a593Smuzhiyun 		if (sizeof(resource_size_t) == sizeof(u32) &&
146*4882a593Smuzhiyun 		    (pci_addr + size) > 0x100000000ull)
147*4882a593Smuzhiyun 			res->end = 0xffffffff;
148*4882a593Smuzhiyun 		else
149*4882a593Smuzhiyun 			res->end = res->start + size - 1;
150*4882a593Smuzhiyun 		break;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* We only support one global DMA offset */
154*4882a593Smuzhiyun 	if (dma_offset_set && pci_dram_offset != res->start) {
155*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: dma-ranges(s) mismatch\n", hose->dn);
156*4882a593Smuzhiyun 		return -ENXIO;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Check that we can fit all of memory as we don't support
160*4882a593Smuzhiyun 	 * DMA bounce buffers
161*4882a593Smuzhiyun 	 */
162*4882a593Smuzhiyun 	if (size < total_memory) {
163*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: dma-ranges too small "
164*4882a593Smuzhiyun 		       "(size=%llx total_memory=%llx)\n",
165*4882a593Smuzhiyun 		       hose->dn, size, (u64)total_memory);
166*4882a593Smuzhiyun 		return -ENXIO;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* Check we are a power of 2 size and that base is a multiple of size*/
170*4882a593Smuzhiyun 	if ((size & (size - 1)) != 0  ||
171*4882a593Smuzhiyun 	    (res->start & (size - 1)) != 0) {
172*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: dma-ranges unaligned\n", hose->dn);
173*4882a593Smuzhiyun 		return -ENXIO;
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* Check that we are fully contained within 32 bits space if we are not
177*4882a593Smuzhiyun 	 * running on a 460sx or 476fpe which have 64 bit bus addresses.
178*4882a593Smuzhiyun 	 */
179*4882a593Smuzhiyun 	if (res->end > 0xffffffff &&
180*4882a593Smuzhiyun 	    !(of_device_is_compatible(hose->dn, "ibm,plb-pciex-460sx")
181*4882a593Smuzhiyun 	      || of_device_is_compatible(hose->dn, "ibm,plb-pciex-476fpe"))) {
182*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: dma-ranges outside of 32 bits space\n",
183*4882a593Smuzhiyun 		       hose->dn);
184*4882a593Smuzhiyun 		return -ENXIO;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun  out:
187*4882a593Smuzhiyun 	dma_offset_set = 1;
188*4882a593Smuzhiyun 	pci_dram_offset = res->start;
189*4882a593Smuzhiyun 	hose->dma_window_base_cur = res->start;
190*4882a593Smuzhiyun 	hose->dma_window_size = resource_size(res);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	printk(KERN_INFO "4xx PCI DMA offset set to 0x%08lx\n",
193*4882a593Smuzhiyun 	       pci_dram_offset);
194*4882a593Smuzhiyun 	printk(KERN_INFO "4xx PCI DMA window base to 0x%016llx\n",
195*4882a593Smuzhiyun 	       (unsigned long long)hose->dma_window_base_cur);
196*4882a593Smuzhiyun 	printk(KERN_INFO "DMA window size 0x%016llx\n",
197*4882a593Smuzhiyun 	       (unsigned long long)hose->dma_window_size);
198*4882a593Smuzhiyun 	return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * 4xx PCI 2.x part
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun 
ppc4xx_setup_one_pci_PMM(struct pci_controller * hose,void __iomem * reg,u64 plb_addr,u64 pci_addr,u64 size,unsigned int flags,int index)205*4882a593Smuzhiyun static int __init ppc4xx_setup_one_pci_PMM(struct pci_controller	*hose,
206*4882a593Smuzhiyun 					   void __iomem			*reg,
207*4882a593Smuzhiyun 					   u64				plb_addr,
208*4882a593Smuzhiyun 					   u64				pci_addr,
209*4882a593Smuzhiyun 					   u64				size,
210*4882a593Smuzhiyun 					   unsigned int			flags,
211*4882a593Smuzhiyun 					   int				index)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	u32 ma, pcila, pciha;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Hack warning ! The "old" PCI 2.x cell only let us configure the low
216*4882a593Smuzhiyun 	 * 32-bit of incoming PLB addresses. The top 4 bits of the 36-bit
217*4882a593Smuzhiyun 	 * address are actually hard wired to a value that appears to depend
218*4882a593Smuzhiyun 	 * on the specific SoC. For example, it's 0 on 440EP and 1 on 440EPx.
219*4882a593Smuzhiyun 	 *
220*4882a593Smuzhiyun 	 * The trick here is we just crop those top bits and ignore them when
221*4882a593Smuzhiyun 	 * programming the chip. That means the device-tree has to be right
222*4882a593Smuzhiyun 	 * for the specific part used (we don't print a warning if it's wrong
223*4882a593Smuzhiyun 	 * but on the other hand, you'll crash quickly enough), but at least
224*4882a593Smuzhiyun 	 * this code should work whatever the hard coded value is
225*4882a593Smuzhiyun 	 */
226*4882a593Smuzhiyun 	plb_addr &= 0xffffffffull;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	/* Note: Due to the above hack, the test below doesn't actually test
229*4882a593Smuzhiyun 	 * if you address is above 4G, but it tests that address and
230*4882a593Smuzhiyun 	 * (address + size) are both contained in the same 4G
231*4882a593Smuzhiyun 	 */
232*4882a593Smuzhiyun 	if ((plb_addr + size) > 0xffffffffull || !is_power_of_2(size) ||
233*4882a593Smuzhiyun 	    size < 0x1000 || (plb_addr & (size - 1)) != 0) {
234*4882a593Smuzhiyun 		printk(KERN_WARNING "%pOF: Resource out of range\n", hose->dn);
235*4882a593Smuzhiyun 		return -1;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 	ma = (0xffffffffu << ilog2(size)) | 1;
238*4882a593Smuzhiyun 	if (flags & IORESOURCE_PREFETCH)
239*4882a593Smuzhiyun 		ma |= 2;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	pciha = RES_TO_U32_HIGH(pci_addr);
242*4882a593Smuzhiyun 	pcila = RES_TO_U32_LOW(pci_addr);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	writel(plb_addr, reg + PCIL0_PMM0LA + (0x10 * index));
245*4882a593Smuzhiyun 	writel(pcila, reg + PCIL0_PMM0PCILA + (0x10 * index));
246*4882a593Smuzhiyun 	writel(pciha, reg + PCIL0_PMM0PCIHA + (0x10 * index));
247*4882a593Smuzhiyun 	writel(ma, reg + PCIL0_PMM0MA + (0x10 * index));
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
ppc4xx_configure_pci_PMMs(struct pci_controller * hose,void __iomem * reg)252*4882a593Smuzhiyun static void __init ppc4xx_configure_pci_PMMs(struct pci_controller *hose,
253*4882a593Smuzhiyun 					     void __iomem *reg)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	int i, j, found_isa_hole = 0;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Setup outbound memory windows */
258*4882a593Smuzhiyun 	for (i = j = 0; i < 3; i++) {
259*4882a593Smuzhiyun 		struct resource *res = &hose->mem_resources[i];
260*4882a593Smuzhiyun 		resource_size_t offset = hose->mem_offset[i];
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 		/* we only care about memory windows */
263*4882a593Smuzhiyun 		if (!(res->flags & IORESOURCE_MEM))
264*4882a593Smuzhiyun 			continue;
265*4882a593Smuzhiyun 		if (j > 2) {
266*4882a593Smuzhiyun 			printk(KERN_WARNING "%pOF: Too many ranges\n", hose->dn);
267*4882a593Smuzhiyun 			break;
268*4882a593Smuzhiyun 		}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		/* Configure the resource */
271*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pci_PMM(hose, reg,
272*4882a593Smuzhiyun 					     res->start,
273*4882a593Smuzhiyun 					     res->start - offset,
274*4882a593Smuzhiyun 					     resource_size(res),
275*4882a593Smuzhiyun 					     res->flags,
276*4882a593Smuzhiyun 					     j) == 0) {
277*4882a593Smuzhiyun 			j++;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 			/* If the resource PCI address is 0 then we have our
280*4882a593Smuzhiyun 			 * ISA memory hole
281*4882a593Smuzhiyun 			 */
282*4882a593Smuzhiyun 			if (res->start == offset)
283*4882a593Smuzhiyun 				found_isa_hole = 1;
284*4882a593Smuzhiyun 		}
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Handle ISA memory hole if not already covered */
288*4882a593Smuzhiyun 	if (j <= 2 && !found_isa_hole && hose->isa_mem_size)
289*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pci_PMM(hose, reg, hose->isa_mem_phys, 0,
290*4882a593Smuzhiyun 					     hose->isa_mem_size, 0, j) == 0)
291*4882a593Smuzhiyun 			printk(KERN_INFO "%pOF: Legacy ISA memory support enabled\n",
292*4882a593Smuzhiyun 			       hose->dn);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
ppc4xx_configure_pci_PTMs(struct pci_controller * hose,void __iomem * reg,const struct resource * res)295*4882a593Smuzhiyun static void __init ppc4xx_configure_pci_PTMs(struct pci_controller *hose,
296*4882a593Smuzhiyun 					     void __iomem *reg,
297*4882a593Smuzhiyun 					     const struct resource *res)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	resource_size_t size = resource_size(res);
300*4882a593Smuzhiyun 	u32 sa;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Calculate window size */
303*4882a593Smuzhiyun 	sa = (0xffffffffu << ilog2(size)) | 1;
304*4882a593Smuzhiyun 	sa |= 0x1;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* RAM is always at 0 local for now */
307*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PTM1LA);
308*4882a593Smuzhiyun 	writel(sa, reg + PCIL0_PTM1MS);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	/* Map on PCI side */
311*4882a593Smuzhiyun 	early_write_config_dword(hose, hose->first_busno, 0,
312*4882a593Smuzhiyun 				 PCI_BASE_ADDRESS_1, res->start);
313*4882a593Smuzhiyun 	early_write_config_dword(hose, hose->first_busno, 0,
314*4882a593Smuzhiyun 				 PCI_BASE_ADDRESS_2, 0x00000000);
315*4882a593Smuzhiyun 	early_write_config_word(hose, hose->first_busno, 0,
316*4882a593Smuzhiyun 				PCI_COMMAND, 0x0006);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
ppc4xx_probe_pci_bridge(struct device_node * np)319*4882a593Smuzhiyun static void __init ppc4xx_probe_pci_bridge(struct device_node *np)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	/* NYI */
322*4882a593Smuzhiyun 	struct resource rsrc_cfg;
323*4882a593Smuzhiyun 	struct resource rsrc_reg;
324*4882a593Smuzhiyun 	struct resource dma_window;
325*4882a593Smuzhiyun 	struct pci_controller *hose = NULL;
326*4882a593Smuzhiyun 	void __iomem *reg = NULL;
327*4882a593Smuzhiyun 	const int *bus_range;
328*4882a593Smuzhiyun 	int primary = 0;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	/* Check if device is enabled */
331*4882a593Smuzhiyun 	if (!of_device_is_available(np)) {
332*4882a593Smuzhiyun 		printk(KERN_INFO "%pOF: Port disabled via device-tree\n", np);
333*4882a593Smuzhiyun 		return;
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Fetch config space registers address */
337*4882a593Smuzhiyun 	if (of_address_to_resource(np, 0, &rsrc_cfg)) {
338*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get PCI config register base !",
339*4882a593Smuzhiyun 		       np);
340*4882a593Smuzhiyun 		return;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 	/* Fetch host bridge internal registers address */
343*4882a593Smuzhiyun 	if (of_address_to_resource(np, 3, &rsrc_reg)) {
344*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get PCI internal register base !",
345*4882a593Smuzhiyun 		       np);
346*4882a593Smuzhiyun 		return;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	/* Check if primary bridge */
350*4882a593Smuzhiyun 	if (of_get_property(np, "primary", NULL))
351*4882a593Smuzhiyun 		primary = 1;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Get bus range if any */
354*4882a593Smuzhiyun 	bus_range = of_get_property(np, "bus-range", NULL);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* Map registers */
357*4882a593Smuzhiyun 	reg = ioremap(rsrc_reg.start, resource_size(&rsrc_reg));
358*4882a593Smuzhiyun 	if (reg == NULL) {
359*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't map registers !", np);
360*4882a593Smuzhiyun 		goto fail;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* Allocate the host controller data structure */
364*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(np);
365*4882a593Smuzhiyun 	if (!hose)
366*4882a593Smuzhiyun 		goto fail;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	hose->first_busno = bus_range ? bus_range[0] : 0x0;
369*4882a593Smuzhiyun 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* Setup config space */
372*4882a593Smuzhiyun 	setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 0x4, 0);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Disable all windows */
375*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PMM0MA);
376*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PMM1MA);
377*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PMM2MA);
378*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PTM1MS);
379*4882a593Smuzhiyun 	writel(0, reg + PCIL0_PTM2MS);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* Parse outbound mapping resources */
382*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, np, primary);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* Parse inbound mapping resources */
385*4882a593Smuzhiyun 	if (ppc4xx_parse_dma_ranges(hose, reg, &dma_window) != 0)
386*4882a593Smuzhiyun 		goto fail;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	/* Configure outbound ranges POMs */
389*4882a593Smuzhiyun 	ppc4xx_configure_pci_PMMs(hose, reg);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* Configure inbound ranges PIMs */
392*4882a593Smuzhiyun 	ppc4xx_configure_pci_PTMs(hose, reg, &dma_window);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* We don't need the registers anymore */
395*4882a593Smuzhiyun 	iounmap(reg);
396*4882a593Smuzhiyun 	return;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun  fail:
399*4882a593Smuzhiyun 	if (hose)
400*4882a593Smuzhiyun 		pcibios_free_controller(hose);
401*4882a593Smuzhiyun 	if (reg)
402*4882a593Smuzhiyun 		iounmap(reg);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun  * 4xx PCI-X part
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun 
ppc4xx_setup_one_pcix_POM(struct pci_controller * hose,void __iomem * reg,u64 plb_addr,u64 pci_addr,u64 size,unsigned int flags,int index)409*4882a593Smuzhiyun static int __init ppc4xx_setup_one_pcix_POM(struct pci_controller	*hose,
410*4882a593Smuzhiyun 					    void __iomem		*reg,
411*4882a593Smuzhiyun 					    u64				plb_addr,
412*4882a593Smuzhiyun 					    u64				pci_addr,
413*4882a593Smuzhiyun 					    u64				size,
414*4882a593Smuzhiyun 					    unsigned int		flags,
415*4882a593Smuzhiyun 					    int				index)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	u32 lah, lal, pciah, pcial, sa;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	if (!is_power_of_2(size) || size < 0x1000 ||
420*4882a593Smuzhiyun 	    (plb_addr & (size - 1)) != 0) {
421*4882a593Smuzhiyun 		printk(KERN_WARNING "%pOF: Resource out of range\n",
422*4882a593Smuzhiyun 		       hose->dn);
423*4882a593Smuzhiyun 		return -1;
424*4882a593Smuzhiyun 	}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/* Calculate register values */
427*4882a593Smuzhiyun 	lah = RES_TO_U32_HIGH(plb_addr);
428*4882a593Smuzhiyun 	lal = RES_TO_U32_LOW(plb_addr);
429*4882a593Smuzhiyun 	pciah = RES_TO_U32_HIGH(pci_addr);
430*4882a593Smuzhiyun 	pcial = RES_TO_U32_LOW(pci_addr);
431*4882a593Smuzhiyun 	sa = (0xffffffffu << ilog2(size)) | 0x1;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Program register values */
434*4882a593Smuzhiyun 	if (index == 0) {
435*4882a593Smuzhiyun 		writel(lah, reg + PCIX0_POM0LAH);
436*4882a593Smuzhiyun 		writel(lal, reg + PCIX0_POM0LAL);
437*4882a593Smuzhiyun 		writel(pciah, reg + PCIX0_POM0PCIAH);
438*4882a593Smuzhiyun 		writel(pcial, reg + PCIX0_POM0PCIAL);
439*4882a593Smuzhiyun 		writel(sa, reg + PCIX0_POM0SA);
440*4882a593Smuzhiyun 	} else {
441*4882a593Smuzhiyun 		writel(lah, reg + PCIX0_POM1LAH);
442*4882a593Smuzhiyun 		writel(lal, reg + PCIX0_POM1LAL);
443*4882a593Smuzhiyun 		writel(pciah, reg + PCIX0_POM1PCIAH);
444*4882a593Smuzhiyun 		writel(pcial, reg + PCIX0_POM1PCIAL);
445*4882a593Smuzhiyun 		writel(sa, reg + PCIX0_POM1SA);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
ppc4xx_configure_pcix_POMs(struct pci_controller * hose,void __iomem * reg)451*4882a593Smuzhiyun static void __init ppc4xx_configure_pcix_POMs(struct pci_controller *hose,
452*4882a593Smuzhiyun 					      void __iomem *reg)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	int i, j, found_isa_hole = 0;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Setup outbound memory windows */
457*4882a593Smuzhiyun 	for (i = j = 0; i < 3; i++) {
458*4882a593Smuzhiyun 		struct resource *res = &hose->mem_resources[i];
459*4882a593Smuzhiyun 		resource_size_t offset = hose->mem_offset[i];
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		/* we only care about memory windows */
462*4882a593Smuzhiyun 		if (!(res->flags & IORESOURCE_MEM))
463*4882a593Smuzhiyun 			continue;
464*4882a593Smuzhiyun 		if (j > 1) {
465*4882a593Smuzhiyun 			printk(KERN_WARNING "%pOF: Too many ranges\n", hose->dn);
466*4882a593Smuzhiyun 			break;
467*4882a593Smuzhiyun 		}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		/* Configure the resource */
470*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pcix_POM(hose, reg,
471*4882a593Smuzhiyun 					      res->start,
472*4882a593Smuzhiyun 					      res->start - offset,
473*4882a593Smuzhiyun 					      resource_size(res),
474*4882a593Smuzhiyun 					      res->flags,
475*4882a593Smuzhiyun 					      j) == 0) {
476*4882a593Smuzhiyun 			j++;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 			/* If the resource PCI address is 0 then we have our
479*4882a593Smuzhiyun 			 * ISA memory hole
480*4882a593Smuzhiyun 			 */
481*4882a593Smuzhiyun 			if (res->start == offset)
482*4882a593Smuzhiyun 				found_isa_hole = 1;
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* Handle ISA memory hole if not already covered */
487*4882a593Smuzhiyun 	if (j <= 1 && !found_isa_hole && hose->isa_mem_size)
488*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pcix_POM(hose, reg, hose->isa_mem_phys, 0,
489*4882a593Smuzhiyun 					      hose->isa_mem_size, 0, j) == 0)
490*4882a593Smuzhiyun 			printk(KERN_INFO "%pOF: Legacy ISA memory support enabled\n",
491*4882a593Smuzhiyun 			       hose->dn);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
ppc4xx_configure_pcix_PIMs(struct pci_controller * hose,void __iomem * reg,const struct resource * res,int big_pim,int enable_msi_hole)494*4882a593Smuzhiyun static void __init ppc4xx_configure_pcix_PIMs(struct pci_controller *hose,
495*4882a593Smuzhiyun 					      void __iomem *reg,
496*4882a593Smuzhiyun 					      const struct resource *res,
497*4882a593Smuzhiyun 					      int big_pim,
498*4882a593Smuzhiyun 					      int enable_msi_hole)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	resource_size_t size = resource_size(res);
501*4882a593Smuzhiyun 	u32 sa;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* RAM is always at 0 */
504*4882a593Smuzhiyun 	writel(0x00000000, reg + PCIX0_PIM0LAH);
505*4882a593Smuzhiyun 	writel(0x00000000, reg + PCIX0_PIM0LAL);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Calculate window size */
508*4882a593Smuzhiyun 	sa = (0xffffffffu << ilog2(size)) | 1;
509*4882a593Smuzhiyun 	sa |= 0x1;
510*4882a593Smuzhiyun 	if (res->flags & IORESOURCE_PREFETCH)
511*4882a593Smuzhiyun 		sa |= 0x2;
512*4882a593Smuzhiyun 	if (enable_msi_hole)
513*4882a593Smuzhiyun 		sa |= 0x4;
514*4882a593Smuzhiyun 	writel(sa, reg + PCIX0_PIM0SA);
515*4882a593Smuzhiyun 	if (big_pim)
516*4882a593Smuzhiyun 		writel(0xffffffff, reg + PCIX0_PIM0SAH);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* Map on PCI side */
519*4882a593Smuzhiyun 	writel(0x00000000, reg + PCIX0_BAR0H);
520*4882a593Smuzhiyun 	writel(res->start, reg + PCIX0_BAR0L);
521*4882a593Smuzhiyun 	writew(0x0006, reg + PCIX0_COMMAND);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
ppc4xx_probe_pcix_bridge(struct device_node * np)524*4882a593Smuzhiyun static void __init ppc4xx_probe_pcix_bridge(struct device_node *np)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct resource rsrc_cfg;
527*4882a593Smuzhiyun 	struct resource rsrc_reg;
528*4882a593Smuzhiyun 	struct resource dma_window;
529*4882a593Smuzhiyun 	struct pci_controller *hose = NULL;
530*4882a593Smuzhiyun 	void __iomem *reg = NULL;
531*4882a593Smuzhiyun 	const int *bus_range;
532*4882a593Smuzhiyun 	int big_pim = 0, msi = 0, primary = 0;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	/* Fetch config space registers address */
535*4882a593Smuzhiyun 	if (of_address_to_resource(np, 0, &rsrc_cfg)) {
536*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get PCI-X config register base !",
537*4882a593Smuzhiyun 		       np);
538*4882a593Smuzhiyun 		return;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 	/* Fetch host bridge internal registers address */
541*4882a593Smuzhiyun 	if (of_address_to_resource(np, 3, &rsrc_reg)) {
542*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get PCI-X internal register base !",
543*4882a593Smuzhiyun 		       np);
544*4882a593Smuzhiyun 		return;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* Check if it supports large PIMs (440GX) */
548*4882a593Smuzhiyun 	if (of_get_property(np, "large-inbound-windows", NULL))
549*4882a593Smuzhiyun 		big_pim = 1;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* Check if we should enable MSIs inbound hole */
552*4882a593Smuzhiyun 	if (of_get_property(np, "enable-msi-hole", NULL))
553*4882a593Smuzhiyun 		msi = 1;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* Check if primary bridge */
556*4882a593Smuzhiyun 	if (of_get_property(np, "primary", NULL))
557*4882a593Smuzhiyun 		primary = 1;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Get bus range if any */
560*4882a593Smuzhiyun 	bus_range = of_get_property(np, "bus-range", NULL);
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Map registers */
563*4882a593Smuzhiyun 	reg = ioremap(rsrc_reg.start, resource_size(&rsrc_reg));
564*4882a593Smuzhiyun 	if (reg == NULL) {
565*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't map registers !", np);
566*4882a593Smuzhiyun 		goto fail;
567*4882a593Smuzhiyun 	}
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	/* Allocate the host controller data structure */
570*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(np);
571*4882a593Smuzhiyun 	if (!hose)
572*4882a593Smuzhiyun 		goto fail;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	hose->first_busno = bus_range ? bus_range[0] : 0x0;
575*4882a593Smuzhiyun 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/* Setup config space */
578*4882a593Smuzhiyun 	setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 0x4,
579*4882a593Smuzhiyun 					PPC_INDIRECT_TYPE_SET_CFG_TYPE);
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	/* Disable all windows */
582*4882a593Smuzhiyun 	writel(0, reg + PCIX0_POM0SA);
583*4882a593Smuzhiyun 	writel(0, reg + PCIX0_POM1SA);
584*4882a593Smuzhiyun 	writel(0, reg + PCIX0_POM2SA);
585*4882a593Smuzhiyun 	writel(0, reg + PCIX0_PIM0SA);
586*4882a593Smuzhiyun 	writel(0, reg + PCIX0_PIM1SA);
587*4882a593Smuzhiyun 	writel(0, reg + PCIX0_PIM2SA);
588*4882a593Smuzhiyun 	if (big_pim) {
589*4882a593Smuzhiyun 		writel(0, reg + PCIX0_PIM0SAH);
590*4882a593Smuzhiyun 		writel(0, reg + PCIX0_PIM2SAH);
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	/* Parse outbound mapping resources */
594*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, np, primary);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	/* Parse inbound mapping resources */
597*4882a593Smuzhiyun 	if (ppc4xx_parse_dma_ranges(hose, reg, &dma_window) != 0)
598*4882a593Smuzhiyun 		goto fail;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* Configure outbound ranges POMs */
601*4882a593Smuzhiyun 	ppc4xx_configure_pcix_POMs(hose, reg);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* Configure inbound ranges PIMs */
604*4882a593Smuzhiyun 	ppc4xx_configure_pcix_PIMs(hose, reg, &dma_window, big_pim, msi);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	/* We don't need the registers anymore */
607*4882a593Smuzhiyun 	iounmap(reg);
608*4882a593Smuzhiyun 	return;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun  fail:
611*4882a593Smuzhiyun 	if (hose)
612*4882a593Smuzhiyun 		pcibios_free_controller(hose);
613*4882a593Smuzhiyun 	if (reg)
614*4882a593Smuzhiyun 		iounmap(reg);
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #ifdef CONFIG_PPC4xx_PCI_EXPRESS
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun  * 4xx PCI-Express part
621*4882a593Smuzhiyun  *
622*4882a593Smuzhiyun  * We support 3 parts currently based on the compatible property:
623*4882a593Smuzhiyun  *
624*4882a593Smuzhiyun  * ibm,plb-pciex-440spe
625*4882a593Smuzhiyun  * ibm,plb-pciex-405ex
626*4882a593Smuzhiyun  * ibm,plb-pciex-460ex
627*4882a593Smuzhiyun  *
628*4882a593Smuzhiyun  * Anything else will be rejected for now as they are all subtly
629*4882a593Smuzhiyun  * different unfortunately.
630*4882a593Smuzhiyun  *
631*4882a593Smuzhiyun  */
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun #define MAX_PCIE_BUS_MAPPED	0x40
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct ppc4xx_pciex_port
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct pci_controller	*hose;
638*4882a593Smuzhiyun 	struct device_node	*node;
639*4882a593Smuzhiyun 	unsigned int		index;
640*4882a593Smuzhiyun 	int			endpoint;
641*4882a593Smuzhiyun 	int			link;
642*4882a593Smuzhiyun 	int			has_ibpre;
643*4882a593Smuzhiyun 	unsigned int		sdr_base;
644*4882a593Smuzhiyun 	dcr_host_t		dcrs;
645*4882a593Smuzhiyun 	struct resource		cfg_space;
646*4882a593Smuzhiyun 	struct resource		utl_regs;
647*4882a593Smuzhiyun 	void __iomem		*utl_base;
648*4882a593Smuzhiyun };
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static struct ppc4xx_pciex_port *ppc4xx_pciex_ports;
651*4882a593Smuzhiyun static unsigned int ppc4xx_pciex_port_count;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun struct ppc4xx_pciex_hwops
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	bool want_sdr;
656*4882a593Smuzhiyun 	int (*core_init)(struct device_node *np);
657*4882a593Smuzhiyun 	int (*port_init_hw)(struct ppc4xx_pciex_port *port);
658*4882a593Smuzhiyun 	int (*setup_utl)(struct ppc4xx_pciex_port *port);
659*4882a593Smuzhiyun 	void (*check_link)(struct ppc4xx_pciex_port *port);
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops *ppc4xx_pciex_hwops;
663*4882a593Smuzhiyun 
ppc4xx_pciex_wait_on_sdr(struct ppc4xx_pciex_port * port,unsigned int sdr_offset,unsigned int mask,unsigned int value,int timeout_ms)664*4882a593Smuzhiyun static int __init ppc4xx_pciex_wait_on_sdr(struct ppc4xx_pciex_port *port,
665*4882a593Smuzhiyun 					   unsigned int sdr_offset,
666*4882a593Smuzhiyun 					   unsigned int mask,
667*4882a593Smuzhiyun 					   unsigned int value,
668*4882a593Smuzhiyun 					   int timeout_ms)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	u32 val;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	while(timeout_ms--) {
673*4882a593Smuzhiyun 		val = mfdcri(SDR0, port->sdr_base + sdr_offset);
674*4882a593Smuzhiyun 		if ((val & mask) == value) {
675*4882a593Smuzhiyun 			pr_debug("PCIE%d: Wait on SDR %x success with tm %d (%08x)\n",
676*4882a593Smuzhiyun 				 port->index, sdr_offset, timeout_ms, val);
677*4882a593Smuzhiyun 			return 0;
678*4882a593Smuzhiyun 		}
679*4882a593Smuzhiyun 		msleep(1);
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 	return -1;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun 
ppc4xx_pciex_port_reset_sdr(struct ppc4xx_pciex_port * port)684*4882a593Smuzhiyun static int __init ppc4xx_pciex_port_reset_sdr(struct ppc4xx_pciex_port *port)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun 	/* Wait for reset to complete */
687*4882a593Smuzhiyun 	if (ppc4xx_pciex_wait_on_sdr(port, PESDRn_RCSSTS, 1 << 20, 0, 10)) {
688*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE%d: PGRST failed\n",
689*4882a593Smuzhiyun 		       port->index);
690*4882a593Smuzhiyun 		return -1;
691*4882a593Smuzhiyun 	}
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 
ppc4xx_pciex_check_link_sdr(struct ppc4xx_pciex_port * port)696*4882a593Smuzhiyun static void __init ppc4xx_pciex_check_link_sdr(struct ppc4xx_pciex_port *port)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	printk(KERN_INFO "PCIE%d: Checking link...\n", port->index);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	/* Check for card presence detect if supported, if not, just wait for
701*4882a593Smuzhiyun 	 * link unconditionally.
702*4882a593Smuzhiyun 	 *
703*4882a593Smuzhiyun 	 * note that we don't fail if there is no link, we just filter out
704*4882a593Smuzhiyun 	 * config space accesses. That way, it will be easier to implement
705*4882a593Smuzhiyun 	 * hotplug later on.
706*4882a593Smuzhiyun 	 */
707*4882a593Smuzhiyun 	if (!port->has_ibpre ||
708*4882a593Smuzhiyun 	    !ppc4xx_pciex_wait_on_sdr(port, PESDRn_LOOP,
709*4882a593Smuzhiyun 				      1 << 28, 1 << 28, 100)) {
710*4882a593Smuzhiyun 		printk(KERN_INFO
711*4882a593Smuzhiyun 		       "PCIE%d: Device detected, waiting for link...\n",
712*4882a593Smuzhiyun 		       port->index);
713*4882a593Smuzhiyun 		if (ppc4xx_pciex_wait_on_sdr(port, PESDRn_LOOP,
714*4882a593Smuzhiyun 					     0x1000, 0x1000, 2000))
715*4882a593Smuzhiyun 			printk(KERN_WARNING
716*4882a593Smuzhiyun 			       "PCIE%d: Link up failed\n", port->index);
717*4882a593Smuzhiyun 		else {
718*4882a593Smuzhiyun 			printk(KERN_INFO
719*4882a593Smuzhiyun 			       "PCIE%d: link is up !\n", port->index);
720*4882a593Smuzhiyun 			port->link = 1;
721*4882a593Smuzhiyun 		}
722*4882a593Smuzhiyun 	} else
723*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE%d: No device detected.\n", port->index);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun #ifdef CONFIG_44x
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* Check various reset bits of the 440SPe PCIe core */
ppc440spe_pciex_check_reset(struct device_node * np)729*4882a593Smuzhiyun static int __init ppc440spe_pciex_check_reset(struct device_node *np)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	u32 valPE0, valPE1, valPE2;
732*4882a593Smuzhiyun 	int err = 0;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	/* SDR0_PEGPLLLCT1 reset */
735*4882a593Smuzhiyun 	if (!(mfdcri(SDR0, PESDR0_PLLLCT1) & 0x01000000)) {
736*4882a593Smuzhiyun 		/*
737*4882a593Smuzhiyun 		 * the PCIe core was probably already initialised
738*4882a593Smuzhiyun 		 * by firmware - let's re-reset RCSSET regs
739*4882a593Smuzhiyun 		 *
740*4882a593Smuzhiyun 		 * -- Shouldn't we also re-reset the whole thing ? -- BenH
741*4882a593Smuzhiyun 		 */
742*4882a593Smuzhiyun 		pr_debug("PCIE: SDR0_PLLLCT1 already reset.\n");
743*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR0_440SPE_RCSSET, 0x01010000);
744*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_440SPE_RCSSET, 0x01010000);
745*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR2_440SPE_RCSSET, 0x01010000);
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	valPE0 = mfdcri(SDR0, PESDR0_440SPE_RCSSET);
749*4882a593Smuzhiyun 	valPE1 = mfdcri(SDR0, PESDR1_440SPE_RCSSET);
750*4882a593Smuzhiyun 	valPE2 = mfdcri(SDR0, PESDR2_440SPE_RCSSET);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* SDR0_PExRCSSET rstgu */
753*4882a593Smuzhiyun 	if (!(valPE0 & 0x01000000) ||
754*4882a593Smuzhiyun 	    !(valPE1 & 0x01000000) ||
755*4882a593Smuzhiyun 	    !(valPE2 & 0x01000000)) {
756*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstgu error\n");
757*4882a593Smuzhiyun 		err = -1;
758*4882a593Smuzhiyun 	}
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	/* SDR0_PExRCSSET rstdl */
761*4882a593Smuzhiyun 	if (!(valPE0 & 0x00010000) ||
762*4882a593Smuzhiyun 	    !(valPE1 & 0x00010000) ||
763*4882a593Smuzhiyun 	    !(valPE2 & 0x00010000)) {
764*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstdl error\n");
765*4882a593Smuzhiyun 		err = -1;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* SDR0_PExRCSSET rstpyn */
769*4882a593Smuzhiyun 	if ((valPE0 & 0x00001000) ||
770*4882a593Smuzhiyun 	    (valPE1 & 0x00001000) ||
771*4882a593Smuzhiyun 	    (valPE2 & 0x00001000)) {
772*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET rstpyn error\n");
773*4882a593Smuzhiyun 		err = -1;
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	/* SDR0_PExRCSSET hldplb */
777*4882a593Smuzhiyun 	if ((valPE0 & 0x10000000) ||
778*4882a593Smuzhiyun 	    (valPE1 & 0x10000000) ||
779*4882a593Smuzhiyun 	    (valPE2 & 0x10000000)) {
780*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET hldplb error\n");
781*4882a593Smuzhiyun 		err = -1;
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* SDR0_PExRCSSET rdy */
785*4882a593Smuzhiyun 	if ((valPE0 & 0x00100000) ||
786*4882a593Smuzhiyun 	    (valPE1 & 0x00100000) ||
787*4882a593Smuzhiyun 	    (valPE2 & 0x00100000)) {
788*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET rdy error\n");
789*4882a593Smuzhiyun 		err = -1;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	/* SDR0_PExRCSSET shutdown */
793*4882a593Smuzhiyun 	if ((valPE0 & 0x00000100) ||
794*4882a593Smuzhiyun 	    (valPE1 & 0x00000100) ||
795*4882a593Smuzhiyun 	    (valPE2 & 0x00000100)) {
796*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: SDR0_PExRCSSET shutdown error\n");
797*4882a593Smuzhiyun 		err = -1;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	return err;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun /* Global PCIe core initializations for 440SPe core */
ppc440spe_pciex_core_init(struct device_node * np)804*4882a593Smuzhiyun static int __init ppc440spe_pciex_core_init(struct device_node *np)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	int time_out = 20;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* Set PLL clock receiver to LVPECL */
809*4882a593Smuzhiyun 	dcri_clrset(SDR0, PESDR0_PLLLCT1, 0, 1 << 28);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* Shouldn't we do all the calibration stuff etc... here ? */
812*4882a593Smuzhiyun 	if (ppc440spe_pciex_check_reset(np))
813*4882a593Smuzhiyun 		return -ENXIO;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (!(mfdcri(SDR0, PESDR0_PLLLCT2) & 0x10000)) {
816*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: PESDR_PLLCT2 resistance calibration "
817*4882a593Smuzhiyun 		       "failed (0x%08x)\n",
818*4882a593Smuzhiyun 		       mfdcri(SDR0, PESDR0_PLLLCT2));
819*4882a593Smuzhiyun 		return -1;
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* De-assert reset of PCIe PLL, wait for lock */
823*4882a593Smuzhiyun 	dcri_clrset(SDR0, PESDR0_PLLLCT1, 1 << 24, 0);
824*4882a593Smuzhiyun 	udelay(3);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	while (time_out) {
827*4882a593Smuzhiyun 		if (!(mfdcri(SDR0, PESDR0_PLLLCT3) & 0x10000000)) {
828*4882a593Smuzhiyun 			time_out--;
829*4882a593Smuzhiyun 			udelay(1);
830*4882a593Smuzhiyun 		} else
831*4882a593Smuzhiyun 			break;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 	if (!time_out) {
834*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE: VCO output not locked\n");
835*4882a593Smuzhiyun 		return -1;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	pr_debug("PCIE initialization OK\n");
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	return 3;
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun 
ppc440spe_pciex_init_port_hw(struct ppc4xx_pciex_port * port)843*4882a593Smuzhiyun static int __init ppc440spe_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun 	u32 val = 1 << 24;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if (port->endpoint)
848*4882a593Smuzhiyun 		val = PTYPE_LEGACY_ENDPOINT << 20;
849*4882a593Smuzhiyun 	else
850*4882a593Smuzhiyun 		val = PTYPE_ROOT_PORT << 20;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (port->index == 0)
853*4882a593Smuzhiyun 		val |= LNKW_X8 << 12;
854*4882a593Smuzhiyun 	else
855*4882a593Smuzhiyun 		val |= LNKW_X4 << 12;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET, val);
858*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, 0x20222222);
859*4882a593Smuzhiyun 	if (ppc440spe_revA())
860*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x11000000);
861*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL0SET1, 0x35000000);
862*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL1SET1, 0x35000000);
863*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL2SET1, 0x35000000);
864*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL3SET1, 0x35000000);
865*4882a593Smuzhiyun 	if (port->index == 0) {
866*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL4SET1,
867*4882a593Smuzhiyun 		       0x35000000);
868*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL5SET1,
869*4882a593Smuzhiyun 		       0x35000000);
870*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL6SET1,
871*4882a593Smuzhiyun 		       0x35000000);
872*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_440SPE_HSSL7SET1,
873*4882a593Smuzhiyun 		       0x35000000);
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 	dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET,
876*4882a593Smuzhiyun 			(1 << 24) | (1 << 16), 1 << 12);
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	return ppc4xx_pciex_port_reset_sdr(port);
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
ppc440speA_pciex_init_port_hw(struct ppc4xx_pciex_port * port)881*4882a593Smuzhiyun static int __init ppc440speA_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	return ppc440spe_pciex_init_port_hw(port);
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
ppc440speB_pciex_init_port_hw(struct ppc4xx_pciex_port * port)886*4882a593Smuzhiyun static int __init ppc440speB_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun 	int rc = ppc440spe_pciex_init_port_hw(port);
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	port->has_ibpre = 1;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	return rc;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
ppc440speA_pciex_init_utl(struct ppc4xx_pciex_port * port)895*4882a593Smuzhiyun static int ppc440speA_pciex_init_utl(struct ppc4xx_pciex_port *port)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	/* XXX Check what that value means... I hate magic */
898*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x68782800);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/*
901*4882a593Smuzhiyun 	 * Set buffer allocations and then assert VRB and TXE.
902*4882a593Smuzhiyun 	 */
903*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OUTTR,   0x08000000);
904*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_INTR,    0x02000000);
905*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OPDBSZ,  0x10000000);
906*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBBSZ,   0x53000000);
907*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPHBSZ,  0x08000000);
908*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPDBSZ,  0x10000000);
909*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_RCIRQEN, 0x00f00000);
910*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PCTL,    0x80800066);
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun 
ppc440speB_pciex_init_utl(struct ppc4xx_pciex_port * port)915*4882a593Smuzhiyun static int ppc440speB_pciex_init_utl(struct ppc4xx_pciex_port *port)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun 	/* Report CRS to the operating system */
918*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBCTL,    0x08000000);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc440speA_pcie_hwops __initdata =
924*4882a593Smuzhiyun {
925*4882a593Smuzhiyun 	.want_sdr	= true,
926*4882a593Smuzhiyun 	.core_init	= ppc440spe_pciex_core_init,
927*4882a593Smuzhiyun 	.port_init_hw	= ppc440speA_pciex_init_port_hw,
928*4882a593Smuzhiyun 	.setup_utl	= ppc440speA_pciex_init_utl,
929*4882a593Smuzhiyun 	.check_link	= ppc4xx_pciex_check_link_sdr,
930*4882a593Smuzhiyun };
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc440speB_pcie_hwops __initdata =
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	.want_sdr	= true,
935*4882a593Smuzhiyun 	.core_init	= ppc440spe_pciex_core_init,
936*4882a593Smuzhiyun 	.port_init_hw	= ppc440speB_pciex_init_port_hw,
937*4882a593Smuzhiyun 	.setup_utl	= ppc440speB_pciex_init_utl,
938*4882a593Smuzhiyun 	.check_link	= ppc4xx_pciex_check_link_sdr,
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun 
ppc460ex_pciex_core_init(struct device_node * np)941*4882a593Smuzhiyun static int __init ppc460ex_pciex_core_init(struct device_node *np)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	/* Nothing to do, return 2 ports */
944*4882a593Smuzhiyun 	return 2;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
ppc460ex_pciex_init_port_hw(struct ppc4xx_pciex_port * port)947*4882a593Smuzhiyun static int __init ppc460ex_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	u32 val;
950*4882a593Smuzhiyun 	u32 utlset1;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (port->endpoint)
953*4882a593Smuzhiyun 		val = PTYPE_LEGACY_ENDPOINT << 20;
954*4882a593Smuzhiyun 	else
955*4882a593Smuzhiyun 		val = PTYPE_ROOT_PORT << 20;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (port->index == 0) {
958*4882a593Smuzhiyun 		val |= LNKW_X1 << 12;
959*4882a593Smuzhiyun 		utlset1 = 0x20000000;
960*4882a593Smuzhiyun 	} else {
961*4882a593Smuzhiyun 		val |= LNKW_X4 << 12;
962*4882a593Smuzhiyun 		utlset1 = 0x20101101;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET, val);
966*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, utlset1);
967*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x01210000);
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	switch (port->index) {
970*4882a593Smuzhiyun 	case 0:
971*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR0_460EX_L0CDRCTL, 0x00003230);
972*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR0_460EX_L0DRV, 0x00000130);
973*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR0_460EX_L0CLK, 0x00000006);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR0_460EX_PHY_CTL_RST,0x10000000);
976*4882a593Smuzhiyun 		break;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	case 1:
979*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L0CDRCTL, 0x00003230);
980*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L1CDRCTL, 0x00003230);
981*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L2CDRCTL, 0x00003230);
982*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L3CDRCTL, 0x00003230);
983*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L0DRV, 0x00000130);
984*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L1DRV, 0x00000130);
985*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L2DRV, 0x00000130);
986*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L3DRV, 0x00000130);
987*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L0CLK, 0x00000006);
988*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L1CLK, 0x00000006);
989*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L2CLK, 0x00000006);
990*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_L3CLK, 0x00000006);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 		mtdcri(SDR0, PESDR1_460EX_PHY_CTL_RST,0x10000000);
993*4882a593Smuzhiyun 		break;
994*4882a593Smuzhiyun 	}
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
997*4882a593Smuzhiyun 	       mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) |
998*4882a593Smuzhiyun 	       (PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTPYN));
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* Poll for PHY reset */
1001*4882a593Smuzhiyun 	/* XXX FIXME add timeout */
1002*4882a593Smuzhiyun 	switch (port->index) {
1003*4882a593Smuzhiyun 	case 0:
1004*4882a593Smuzhiyun 		while (!(mfdcri(SDR0, PESDR0_460EX_RSTSTA) & 0x1))
1005*4882a593Smuzhiyun 			udelay(10);
1006*4882a593Smuzhiyun 		break;
1007*4882a593Smuzhiyun 	case 1:
1008*4882a593Smuzhiyun 		while (!(mfdcri(SDR0, PESDR1_460EX_RSTSTA) & 0x1))
1009*4882a593Smuzhiyun 			udelay(10);
1010*4882a593Smuzhiyun 		break;
1011*4882a593Smuzhiyun 	}
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
1014*4882a593Smuzhiyun 	       (mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) &
1015*4882a593Smuzhiyun 		~(PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTDL)) |
1016*4882a593Smuzhiyun 	       PESDRx_RCSSET_RSTPYN);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	port->has_ibpre = 1;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	return ppc4xx_pciex_port_reset_sdr(port);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
ppc460ex_pciex_init_utl(struct ppc4xx_pciex_port * port)1023*4882a593Smuzhiyun static int ppc460ex_pciex_init_utl(struct ppc4xx_pciex_port *port)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x0);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/*
1028*4882a593Smuzhiyun 	 * Set buffer allocations and then assert VRB and TXE.
1029*4882a593Smuzhiyun 	 */
1030*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBCTL,	0x0800000c);
1031*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OUTTR,	0x08000000);
1032*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_INTR,	0x02000000);
1033*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OPDBSZ,	0x04000000);
1034*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBBSZ,	0x00000000);
1035*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPHBSZ,	0x02000000);
1036*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPDBSZ,	0x04000000);
1037*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_RCIRQEN,0x00f00000);
1038*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PCTL,	0x80800066);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc460ex_pcie_hwops __initdata =
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	.want_sdr	= true,
1046*4882a593Smuzhiyun 	.core_init	= ppc460ex_pciex_core_init,
1047*4882a593Smuzhiyun 	.port_init_hw	= ppc460ex_pciex_init_port_hw,
1048*4882a593Smuzhiyun 	.setup_utl	= ppc460ex_pciex_init_utl,
1049*4882a593Smuzhiyun 	.check_link	= ppc4xx_pciex_check_link_sdr,
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun 
apm821xx_pciex_core_init(struct device_node * np)1052*4882a593Smuzhiyun static int __init apm821xx_pciex_core_init(struct device_node *np)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	/* Return the number of pcie port */
1055*4882a593Smuzhiyun 	return 1;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun 
apm821xx_pciex_init_port_hw(struct ppc4xx_pciex_port * port)1058*4882a593Smuzhiyun static int __init apm821xx_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun 	u32 val;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/*
1063*4882a593Smuzhiyun 	 * Do a software reset on PCIe ports.
1064*4882a593Smuzhiyun 	 * This code is to fix the issue that pci drivers doesn't re-assign
1065*4882a593Smuzhiyun 	 * bus number for PCIE devices after Uboot
1066*4882a593Smuzhiyun 	 * scanned and configured all the buses (eg. PCIE NIC IntelPro/1000
1067*4882a593Smuzhiyun 	 * PT quad port, SAS LSI 1064E)
1068*4882a593Smuzhiyun 	 */
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_PHY_CTL_RST, 0x0);
1071*4882a593Smuzhiyun 	mdelay(10);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	if (port->endpoint)
1074*4882a593Smuzhiyun 		val = PTYPE_LEGACY_ENDPOINT << 20;
1075*4882a593Smuzhiyun 	else
1076*4882a593Smuzhiyun 		val = PTYPE_ROOT_PORT << 20;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	val |= LNKW_X1 << 12;
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET, val);
1081*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, 0x00000000);
1082*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x01010000);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_L0CDRCTL, 0x00003230);
1085*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_L0DRV, 0x00000130);
1086*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_L0CLK, 0x00000006);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_PHY_CTL_RST, 0x10000000);
1089*4882a593Smuzhiyun 	mdelay(50);
1090*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460EX_PHY_CTL_RST, 0x30000000);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
1093*4882a593Smuzhiyun 		mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) |
1094*4882a593Smuzhiyun 		(PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTPYN));
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	/* Poll for PHY reset */
1097*4882a593Smuzhiyun 	val = PESDR0_460EX_RSTSTA - port->sdr_base;
1098*4882a593Smuzhiyun 	if (ppc4xx_pciex_wait_on_sdr(port, val, 0x1, 1,	100)) {
1099*4882a593Smuzhiyun 		printk(KERN_WARNING "%s: PCIE: Can't reset PHY\n", __func__);
1100*4882a593Smuzhiyun 		return -EBUSY;
1101*4882a593Smuzhiyun 	} else {
1102*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET,
1103*4882a593Smuzhiyun 			(mfdcri(SDR0, port->sdr_base + PESDRn_RCSSET) &
1104*4882a593Smuzhiyun 			~(PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTDL)) |
1105*4882a593Smuzhiyun 			PESDRx_RCSSET_RSTPYN);
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 		port->has_ibpre = 1;
1108*4882a593Smuzhiyun 		return 0;
1109*4882a593Smuzhiyun 	}
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops apm821xx_pcie_hwops __initdata = {
1113*4882a593Smuzhiyun 	.want_sdr   = true,
1114*4882a593Smuzhiyun 	.core_init	= apm821xx_pciex_core_init,
1115*4882a593Smuzhiyun 	.port_init_hw	= apm821xx_pciex_init_port_hw,
1116*4882a593Smuzhiyun 	.setup_utl	= ppc460ex_pciex_init_utl,
1117*4882a593Smuzhiyun 	.check_link = ppc4xx_pciex_check_link_sdr,
1118*4882a593Smuzhiyun };
1119*4882a593Smuzhiyun 
ppc460sx_pciex_core_init(struct device_node * np)1120*4882a593Smuzhiyun static int __init ppc460sx_pciex_core_init(struct device_node *np)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	/* HSS drive amplitude */
1123*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL0DAMP, 0xB9843211);
1124*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL1DAMP, 0xB9843211);
1125*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL2DAMP, 0xB9843211);
1126*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL3DAMP, 0xB9843211);
1127*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL4DAMP, 0xB9843211);
1128*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL5DAMP, 0xB9843211);
1129*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL6DAMP, 0xB9843211);
1130*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL7DAMP, 0xB9843211);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL0DAMP, 0xB9843211);
1133*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL1DAMP, 0xB9843211);
1134*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL2DAMP, 0xB9843211);
1135*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL3DAMP, 0xB9843211);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL0DAMP, 0xB9843211);
1138*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL1DAMP, 0xB9843211);
1139*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL2DAMP, 0xB9843211);
1140*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL3DAMP, 0xB9843211);
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	/* HSS TX pre-emphasis */
1143*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL0COEFA, 0xDCB98987);
1144*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL1COEFA, 0xDCB98987);
1145*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL2COEFA, 0xDCB98987);
1146*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL3COEFA, 0xDCB98987);
1147*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL4COEFA, 0xDCB98987);
1148*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL5COEFA, 0xDCB98987);
1149*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL6COEFA, 0xDCB98987);
1150*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL7COEFA, 0xDCB98987);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL0COEFA, 0xDCB98987);
1153*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL1COEFA, 0xDCB98987);
1154*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL2COEFA, 0xDCB98987);
1155*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL3COEFA, 0xDCB98987);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL0COEFA, 0xDCB98987);
1158*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL1COEFA, 0xDCB98987);
1159*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL2COEFA, 0xDCB98987);
1160*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL3COEFA, 0xDCB98987);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* HSS TX calibration control */
1163*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSL1CALDRV, 0x22222222);
1164*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSL1CALDRV, 0x22220000);
1165*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSL1CALDRV, 0x22220000);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	/* HSS TX slew control */
1168*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSSLEW, 0xFFFFFFFF);
1169*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_HSSSLEW, 0xFFFF0000);
1170*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSSLEW, 0xFFFF0000);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	/* Set HSS PRBS enabled */
1173*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_HSSCTLSET, 0x00001130);
1174*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_HSSCTLSET, 0x00001130);
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	udelay(100);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	/* De-assert PLLRESET */
1179*4882a593Smuzhiyun 	dcri_clrset(SDR0, PESDR0_PLLLCT2, 0x00000100, 0);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	/* Reset DL, UTL, GPL before configuration */
1182*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR0_460SX_RCSSET,
1183*4882a593Smuzhiyun 			PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
1184*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR1_460SX_RCSSET,
1185*4882a593Smuzhiyun 			PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
1186*4882a593Smuzhiyun 	mtdcri(SDR0, PESDR2_460SX_RCSSET,
1187*4882a593Smuzhiyun 			PESDRx_RCSSET_RSTDL | PESDRx_RCSSET_RSTGU);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	udelay(100);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	/*
1192*4882a593Smuzhiyun 	 * If bifurcation is not enabled, u-boot would have disabled the
1193*4882a593Smuzhiyun 	 * third PCIe port
1194*4882a593Smuzhiyun 	 */
1195*4882a593Smuzhiyun 	if (((mfdcri(SDR0, PESDR1_460SX_HSSCTLSET) & 0x00000001) ==
1196*4882a593Smuzhiyun 				0x00000001)) {
1197*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: PCIE bifurcation setup successfully.\n");
1198*4882a593Smuzhiyun 		printk(KERN_INFO "PCI: Total 3 PCIE ports are present\n");
1199*4882a593Smuzhiyun 		return 3;
1200*4882a593Smuzhiyun 	}
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	printk(KERN_INFO "PCI: Total 2 PCIE ports are present\n");
1203*4882a593Smuzhiyun 	return 2;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
ppc460sx_pciex_init_port_hw(struct ppc4xx_pciex_port * port)1206*4882a593Smuzhiyun static int __init ppc460sx_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	if (port->endpoint)
1210*4882a593Smuzhiyun 		dcri_clrset(SDR0, port->sdr_base + PESDRn_UTLSET2,
1211*4882a593Smuzhiyun 				0x01000000, 0);
1212*4882a593Smuzhiyun 	else
1213*4882a593Smuzhiyun 		dcri_clrset(SDR0, port->sdr_base + PESDRn_UTLSET2,
1214*4882a593Smuzhiyun 				0, 0x01000000);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET,
1217*4882a593Smuzhiyun 			(PESDRx_RCSSET_RSTGU | PESDRx_RCSSET_RSTDL),
1218*4882a593Smuzhiyun 			PESDRx_RCSSET_RSTPYN);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	port->has_ibpre = 1;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	return ppc4xx_pciex_port_reset_sdr(port);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun 
ppc460sx_pciex_init_utl(struct ppc4xx_pciex_port * port)1225*4882a593Smuzhiyun static int ppc460sx_pciex_init_utl(struct ppc4xx_pciex_port *port)
1226*4882a593Smuzhiyun {
1227*4882a593Smuzhiyun 	/* Max 128 Bytes */
1228*4882a593Smuzhiyun 	out_be32 (port->utl_base + PEUTL_PBBSZ,   0x00000000);
1229*4882a593Smuzhiyun 	/* Assert VRB and TXE - per datasheet turn off addr validation */
1230*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PCTL,  0x80800000);
1231*4882a593Smuzhiyun 	return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
ppc460sx_pciex_check_link(struct ppc4xx_pciex_port * port)1234*4882a593Smuzhiyun static void __init ppc460sx_pciex_check_link(struct ppc4xx_pciex_port *port)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	void __iomem *mbase;
1237*4882a593Smuzhiyun 	int attempt = 50;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	port->link = 0;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	mbase = ioremap(port->cfg_space.start + 0x10000000, 0x1000);
1242*4882a593Smuzhiyun 	if (mbase == NULL) {
1243*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't map internal config space !",
1244*4882a593Smuzhiyun 			port->node);
1245*4882a593Smuzhiyun 		return;
1246*4882a593Smuzhiyun 	}
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	while (attempt && (0 == (in_le32(mbase + PECFG_460SX_DLLSTA)
1249*4882a593Smuzhiyun 			& PECFG_460SX_DLLSTA_LINKUP))) {
1250*4882a593Smuzhiyun 		attempt--;
1251*4882a593Smuzhiyun 		mdelay(10);
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 	if (attempt)
1254*4882a593Smuzhiyun 		port->link = 1;
1255*4882a593Smuzhiyun 	iounmap(mbase);
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc460sx_pcie_hwops __initdata = {
1259*4882a593Smuzhiyun 	.want_sdr	= true,
1260*4882a593Smuzhiyun 	.core_init	= ppc460sx_pciex_core_init,
1261*4882a593Smuzhiyun 	.port_init_hw	= ppc460sx_pciex_init_port_hw,
1262*4882a593Smuzhiyun 	.setup_utl	= ppc460sx_pciex_init_utl,
1263*4882a593Smuzhiyun 	.check_link	= ppc460sx_pciex_check_link,
1264*4882a593Smuzhiyun };
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun #endif /* CONFIG_44x */
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun #ifdef CONFIG_40x
1269*4882a593Smuzhiyun 
ppc405ex_pciex_core_init(struct device_node * np)1270*4882a593Smuzhiyun static int __init ppc405ex_pciex_core_init(struct device_node *np)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun 	/* Nothing to do, return 2 ports */
1273*4882a593Smuzhiyun 	return 2;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
ppc405ex_pcie_phy_reset(struct ppc4xx_pciex_port * port)1276*4882a593Smuzhiyun static void ppc405ex_pcie_phy_reset(struct ppc4xx_pciex_port *port)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun 	/* Assert the PE0_PHY reset */
1279*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01010000);
1280*4882a593Smuzhiyun 	msleep(1);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/* deassert the PE0_hotreset */
1283*4882a593Smuzhiyun 	if (port->endpoint)
1284*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01111000);
1285*4882a593Smuzhiyun 	else
1286*4882a593Smuzhiyun 		mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x01101000);
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	/* poll for phy !reset */
1289*4882a593Smuzhiyun 	/* XXX FIXME add timeout */
1290*4882a593Smuzhiyun 	while (!(mfdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSTA) & 0x00001000))
1291*4882a593Smuzhiyun 		;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	/* deassert the PE0_gpl_utl_reset */
1294*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_RCSSET, 0x00101000);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun 
ppc405ex_pciex_init_port_hw(struct ppc4xx_pciex_port * port)1297*4882a593Smuzhiyun static int __init ppc405ex_pciex_init_port_hw(struct ppc4xx_pciex_port *port)
1298*4882a593Smuzhiyun {
1299*4882a593Smuzhiyun 	u32 val;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (port->endpoint)
1302*4882a593Smuzhiyun 		val = PTYPE_LEGACY_ENDPOINT;
1303*4882a593Smuzhiyun 	else
1304*4882a593Smuzhiyun 		val = PTYPE_ROOT_PORT;
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_DLPSET,
1307*4882a593Smuzhiyun 	       1 << 24 | val << 20 | LNKW_X1 << 12);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET1, 0x00000000);
1310*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_UTLSET2, 0x01010000);
1311*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSET1, 0x720F0000);
1312*4882a593Smuzhiyun 	mtdcri(SDR0, port->sdr_base + PESDRn_405EX_PHYSET2, 0x70600003);
1313*4882a593Smuzhiyun 
1314*4882a593Smuzhiyun 	/*
1315*4882a593Smuzhiyun 	 * Only reset the PHY when no link is currently established.
1316*4882a593Smuzhiyun 	 * This is for the Atheros PCIe board which has problems to establish
1317*4882a593Smuzhiyun 	 * the link (again) after this PHY reset. All other currently tested
1318*4882a593Smuzhiyun 	 * PCIe boards don't show this problem.
1319*4882a593Smuzhiyun 	 * This has to be re-tested and fixed in a later release!
1320*4882a593Smuzhiyun 	 */
1321*4882a593Smuzhiyun 	val = mfdcri(SDR0, port->sdr_base + PESDRn_LOOP);
1322*4882a593Smuzhiyun 	if (!(val & 0x00001000))
1323*4882a593Smuzhiyun 		ppc405ex_pcie_phy_reset(port);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFG, 0x10000000);  /* guarded on */
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	port->has_ibpre = 1;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return ppc4xx_pciex_port_reset_sdr(port);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
ppc405ex_pciex_init_utl(struct ppc4xx_pciex_port * port)1332*4882a593Smuzhiyun static int ppc405ex_pciex_init_utl(struct ppc4xx_pciex_port *port)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_SPECIAL, 0x0);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/*
1337*4882a593Smuzhiyun 	 * Set buffer allocations and then assert VRB and TXE.
1338*4882a593Smuzhiyun 	 */
1339*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OUTTR,   0x02000000);
1340*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_INTR,    0x02000000);
1341*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_OPDBSZ,  0x04000000);
1342*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBBSZ,   0x21000000);
1343*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPHBSZ,  0x02000000);
1344*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_IPDBSZ,  0x04000000);
1345*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_RCIRQEN, 0x00f00000);
1346*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PCTL,    0x80800066);
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_PBCTL,   0x08000000);
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	return 0;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc405ex_pcie_hwops __initdata =
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 	.want_sdr	= true,
1356*4882a593Smuzhiyun 	.core_init	= ppc405ex_pciex_core_init,
1357*4882a593Smuzhiyun 	.port_init_hw	= ppc405ex_pciex_init_port_hw,
1358*4882a593Smuzhiyun 	.setup_utl	= ppc405ex_pciex_init_utl,
1359*4882a593Smuzhiyun 	.check_link	= ppc4xx_pciex_check_link_sdr,
1360*4882a593Smuzhiyun };
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun #endif /* CONFIG_40x */
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun #ifdef CONFIG_476FPE
ppc_476fpe_pciex_core_init(struct device_node * np)1365*4882a593Smuzhiyun static int __init ppc_476fpe_pciex_core_init(struct device_node *np)
1366*4882a593Smuzhiyun {
1367*4882a593Smuzhiyun 	return 4;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
ppc_476fpe_pciex_check_link(struct ppc4xx_pciex_port * port)1370*4882a593Smuzhiyun static void __init ppc_476fpe_pciex_check_link(struct ppc4xx_pciex_port *port)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	u32 timeout_ms = 20;
1373*4882a593Smuzhiyun 	u32 val = 0, mask = (PECFG_TLDLP_LNKUP|PECFG_TLDLP_PRESENT);
1374*4882a593Smuzhiyun 	void __iomem *mbase = ioremap(port->cfg_space.start + 0x10000000,
1375*4882a593Smuzhiyun 	                              0x1000);
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	printk(KERN_INFO "PCIE%d: Checking link...\n", port->index);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	if (mbase == NULL) {
1380*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE%d: failed to get cfg space\n",
1381*4882a593Smuzhiyun 		                    port->index);
1382*4882a593Smuzhiyun 		return;
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	while (timeout_ms--) {
1386*4882a593Smuzhiyun 		val = in_le32(mbase + PECFG_TLDLP);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 		if ((val & mask) == mask)
1389*4882a593Smuzhiyun 			break;
1390*4882a593Smuzhiyun 		msleep(10);
1391*4882a593Smuzhiyun 	}
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	if (val & PECFG_TLDLP_PRESENT) {
1394*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE%d: link is up !\n", port->index);
1395*4882a593Smuzhiyun 		port->link = 1;
1396*4882a593Smuzhiyun 	} else
1397*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE%d: Link up failed\n", port->index);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	iounmap(mbase);
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun static struct ppc4xx_pciex_hwops ppc_476fpe_pcie_hwops __initdata =
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun 	.core_init	= ppc_476fpe_pciex_core_init,
1405*4882a593Smuzhiyun 	.check_link	= ppc_476fpe_pciex_check_link,
1406*4882a593Smuzhiyun };
1407*4882a593Smuzhiyun #endif /* CONFIG_476FPE */
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun /* Check that the core has been initied and if not, do it */
ppc4xx_pciex_check_core_init(struct device_node * np)1410*4882a593Smuzhiyun static int __init ppc4xx_pciex_check_core_init(struct device_node *np)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	static int core_init;
1413*4882a593Smuzhiyun 	int count = -ENODEV;
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	if (core_init++)
1416*4882a593Smuzhiyun 		return 0;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun #ifdef CONFIG_44x
1419*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-440spe")) {
1420*4882a593Smuzhiyun 		if (ppc440spe_revA())
1421*4882a593Smuzhiyun 			ppc4xx_pciex_hwops = &ppc440speA_pcie_hwops;
1422*4882a593Smuzhiyun 		else
1423*4882a593Smuzhiyun 			ppc4xx_pciex_hwops = &ppc440speB_pcie_hwops;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-460ex"))
1426*4882a593Smuzhiyun 		ppc4xx_pciex_hwops = &ppc460ex_pcie_hwops;
1427*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-460sx"))
1428*4882a593Smuzhiyun 		ppc4xx_pciex_hwops = &ppc460sx_pcie_hwops;
1429*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-apm821xx"))
1430*4882a593Smuzhiyun 		ppc4xx_pciex_hwops = &apm821xx_pcie_hwops;
1431*4882a593Smuzhiyun #endif /* CONFIG_44x    */
1432*4882a593Smuzhiyun #ifdef CONFIG_40x
1433*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-405ex"))
1434*4882a593Smuzhiyun 		ppc4xx_pciex_hwops = &ppc405ex_pcie_hwops;
1435*4882a593Smuzhiyun #endif
1436*4882a593Smuzhiyun #ifdef CONFIG_476FPE
1437*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "ibm,plb-pciex-476fpe")
1438*4882a593Smuzhiyun 		|| of_device_is_compatible(np, "ibm,plb-pciex-476gtr"))
1439*4882a593Smuzhiyun 		ppc4xx_pciex_hwops = &ppc_476fpe_pcie_hwops;
1440*4882a593Smuzhiyun #endif
1441*4882a593Smuzhiyun 	if (ppc4xx_pciex_hwops == NULL) {
1442*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE: unknown host type %pOF\n", np);
1443*4882a593Smuzhiyun 		return -ENODEV;
1444*4882a593Smuzhiyun 	}
1445*4882a593Smuzhiyun 
1446*4882a593Smuzhiyun 	count = ppc4xx_pciex_hwops->core_init(np);
1447*4882a593Smuzhiyun 	if (count > 0) {
1448*4882a593Smuzhiyun 		ppc4xx_pciex_ports =
1449*4882a593Smuzhiyun 		       kcalloc(count, sizeof(struct ppc4xx_pciex_port),
1450*4882a593Smuzhiyun 			       GFP_KERNEL);
1451*4882a593Smuzhiyun 		if (ppc4xx_pciex_ports) {
1452*4882a593Smuzhiyun 			ppc4xx_pciex_port_count = count;
1453*4882a593Smuzhiyun 			return 0;
1454*4882a593Smuzhiyun 		}
1455*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE: failed to allocate ports array\n");
1456*4882a593Smuzhiyun 		return -ENOMEM;
1457*4882a593Smuzhiyun 	}
1458*4882a593Smuzhiyun 	return -ENODEV;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun 
ppc4xx_pciex_port_init_mapping(struct ppc4xx_pciex_port * port)1461*4882a593Smuzhiyun static void __init ppc4xx_pciex_port_init_mapping(struct ppc4xx_pciex_port *port)
1462*4882a593Smuzhiyun {
1463*4882a593Smuzhiyun 	/* We map PCI Express configuration based on the reg property */
1464*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFGBAH,
1465*4882a593Smuzhiyun 		  RES_TO_U32_HIGH(port->cfg_space.start));
1466*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFGBAL,
1467*4882a593Smuzhiyun 		  RES_TO_U32_LOW(port->cfg_space.start));
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	/* XXX FIXME: Use size from reg property. For now, map 512M */
1470*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFGMSK, 0xe0000001);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* We map UTL registers based on the reg property */
1473*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_REGBAH,
1474*4882a593Smuzhiyun 		  RES_TO_U32_HIGH(port->utl_regs.start));
1475*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_REGBAL,
1476*4882a593Smuzhiyun 		  RES_TO_U32_LOW(port->utl_regs.start));
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* XXX FIXME: Use size from reg property */
1479*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_REGMSK, 0x00007001);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/* Disable all other outbound windows */
1482*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL, 0);
1483*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKL, 0);
1484*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKL, 0);
1485*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_MSGMSK, 0);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
ppc4xx_pciex_port_init(struct ppc4xx_pciex_port * port)1488*4882a593Smuzhiyun static int __init ppc4xx_pciex_port_init(struct ppc4xx_pciex_port *port)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun 	int rc = 0;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	/* Init HW */
1493*4882a593Smuzhiyun 	if (ppc4xx_pciex_hwops->port_init_hw)
1494*4882a593Smuzhiyun 		rc = ppc4xx_pciex_hwops->port_init_hw(port);
1495*4882a593Smuzhiyun 	if (rc != 0)
1496*4882a593Smuzhiyun 		return rc;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	/*
1499*4882a593Smuzhiyun 	 * Initialize mapping: disable all regions and configure
1500*4882a593Smuzhiyun 	 * CFG and REG regions based on resources in the device tree
1501*4882a593Smuzhiyun 	 */
1502*4882a593Smuzhiyun 	ppc4xx_pciex_port_init_mapping(port);
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	if (ppc4xx_pciex_hwops->check_link)
1505*4882a593Smuzhiyun 		ppc4xx_pciex_hwops->check_link(port);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	/*
1508*4882a593Smuzhiyun 	 * Map UTL
1509*4882a593Smuzhiyun 	 */
1510*4882a593Smuzhiyun 	port->utl_base = ioremap(port->utl_regs.start, 0x100);
1511*4882a593Smuzhiyun 	BUG_ON(port->utl_base == NULL);
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/*
1514*4882a593Smuzhiyun 	 * Setup UTL registers --BenH.
1515*4882a593Smuzhiyun 	 */
1516*4882a593Smuzhiyun 	if (ppc4xx_pciex_hwops->setup_utl)
1517*4882a593Smuzhiyun 		ppc4xx_pciex_hwops->setup_utl(port);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/*
1520*4882a593Smuzhiyun 	 * Check for VC0 active or PLL Locked and assert RDY.
1521*4882a593Smuzhiyun 	 */
1522*4882a593Smuzhiyun 	if (port->sdr_base) {
1523*4882a593Smuzhiyun 		if (of_device_is_compatible(port->node,
1524*4882a593Smuzhiyun 				"ibm,plb-pciex-460sx")){
1525*4882a593Smuzhiyun 			if (port->link && ppc4xx_pciex_wait_on_sdr(port,
1526*4882a593Smuzhiyun 					PESDRn_RCSSTS,
1527*4882a593Smuzhiyun 					1 << 12, 1 << 12, 5000)) {
1528*4882a593Smuzhiyun 				printk(KERN_INFO "PCIE%d: PLL not locked\n",
1529*4882a593Smuzhiyun 						port->index);
1530*4882a593Smuzhiyun 				port->link = 0;
1531*4882a593Smuzhiyun 			}
1532*4882a593Smuzhiyun 		} else if (port->link &&
1533*4882a593Smuzhiyun 			ppc4xx_pciex_wait_on_sdr(port, PESDRn_RCSSTS,
1534*4882a593Smuzhiyun 				1 << 16, 1 << 16, 5000)) {
1535*4882a593Smuzhiyun 			printk(KERN_INFO "PCIE%d: VC0 not active\n",
1536*4882a593Smuzhiyun 					port->index);
1537*4882a593Smuzhiyun 			port->link = 0;
1538*4882a593Smuzhiyun 		}
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 		dcri_clrset(SDR0, port->sdr_base + PESDRn_RCSSET, 0, 1 << 20);
1541*4882a593Smuzhiyun 	}
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	msleep(100);
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	return 0;
1546*4882a593Smuzhiyun }
1547*4882a593Smuzhiyun 
ppc4xx_pciex_validate_bdf(struct ppc4xx_pciex_port * port,struct pci_bus * bus,unsigned int devfn)1548*4882a593Smuzhiyun static int ppc4xx_pciex_validate_bdf(struct ppc4xx_pciex_port *port,
1549*4882a593Smuzhiyun 				     struct pci_bus *bus,
1550*4882a593Smuzhiyun 				     unsigned int devfn)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun 	static int message;
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	/* Endpoint can not generate upstream(remote) config cycles */
1555*4882a593Smuzhiyun 	if (port->endpoint && bus->number != port->hose->first_busno)
1556*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	/* Check we are within the mapped range */
1559*4882a593Smuzhiyun 	if (bus->number > port->hose->last_busno) {
1560*4882a593Smuzhiyun 		if (!message) {
1561*4882a593Smuzhiyun 			printk(KERN_WARNING "Warning! Probing bus %u"
1562*4882a593Smuzhiyun 			       " out of range !\n", bus->number);
1563*4882a593Smuzhiyun 			message++;
1564*4882a593Smuzhiyun 		}
1565*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1566*4882a593Smuzhiyun 	}
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	/* The root complex has only one device / function */
1569*4882a593Smuzhiyun 	if (bus->number == port->hose->first_busno && devfn != 0)
1570*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	/* The other side of the RC has only one device as well */
1573*4882a593Smuzhiyun 	if (bus->number == (port->hose->first_busno + 1) &&
1574*4882a593Smuzhiyun 	    PCI_SLOT(devfn) != 0)
1575*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	/* Check if we have a link */
1578*4882a593Smuzhiyun 	if ((bus->number != port->hose->first_busno) && !port->link)
1579*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	return 0;
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun 
ppc4xx_pciex_get_config_base(struct ppc4xx_pciex_port * port,struct pci_bus * bus,unsigned int devfn)1584*4882a593Smuzhiyun static void __iomem *ppc4xx_pciex_get_config_base(struct ppc4xx_pciex_port *port,
1585*4882a593Smuzhiyun 						  struct pci_bus *bus,
1586*4882a593Smuzhiyun 						  unsigned int devfn)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun 	int relbus;
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	/* Remove the casts when we finally remove the stupid volatile
1591*4882a593Smuzhiyun 	 * in struct pci_controller
1592*4882a593Smuzhiyun 	 */
1593*4882a593Smuzhiyun 	if (bus->number == port->hose->first_busno)
1594*4882a593Smuzhiyun 		return (void __iomem *)port->hose->cfg_addr;
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	relbus = bus->number - (port->hose->first_busno + 1);
1597*4882a593Smuzhiyun 	return (void __iomem *)port->hose->cfg_data +
1598*4882a593Smuzhiyun 		((relbus  << 20) | (devfn << 12));
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
ppc4xx_pciex_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)1601*4882a593Smuzhiyun static int ppc4xx_pciex_read_config(struct pci_bus *bus, unsigned int devfn,
1602*4882a593Smuzhiyun 				    int offset, int len, u32 *val)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
1605*4882a593Smuzhiyun 	struct ppc4xx_pciex_port *port =
1606*4882a593Smuzhiyun 		&ppc4xx_pciex_ports[hose->indirect_type];
1607*4882a593Smuzhiyun 	void __iomem *addr;
1608*4882a593Smuzhiyun 	u32 gpl_cfg;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	BUG_ON(hose != port->hose);
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun 	if (ppc4xx_pciex_validate_bdf(port, bus, devfn) != 0)
1613*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	addr = ppc4xx_pciex_get_config_base(port, bus, devfn);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/*
1618*4882a593Smuzhiyun 	 * Reading from configuration space of non-existing device can
1619*4882a593Smuzhiyun 	 * generate transaction errors. For the read duration we suppress
1620*4882a593Smuzhiyun 	 * assertion of machine check exceptions to avoid those.
1621*4882a593Smuzhiyun 	 */
1622*4882a593Smuzhiyun 	gpl_cfg = dcr_read(port->dcrs, DCRO_PEGPL_CFG);
1623*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg | GPL_DMER_MASK_DISA);
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	/* Make sure no CRS is recorded */
1626*4882a593Smuzhiyun 	out_be32(port->utl_base + PEUTL_RCSTA, 0x00040000);
1627*4882a593Smuzhiyun 
1628*4882a593Smuzhiyun 	switch (len) {
1629*4882a593Smuzhiyun 	case 1:
1630*4882a593Smuzhiyun 		*val = in_8((u8 *)(addr + offset));
1631*4882a593Smuzhiyun 		break;
1632*4882a593Smuzhiyun 	case 2:
1633*4882a593Smuzhiyun 		*val = in_le16((u16 *)(addr + offset));
1634*4882a593Smuzhiyun 		break;
1635*4882a593Smuzhiyun 	default:
1636*4882a593Smuzhiyun 		*val = in_le32((u32 *)(addr + offset));
1637*4882a593Smuzhiyun 		break;
1638*4882a593Smuzhiyun 	}
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	pr_debug("pcie-config-read: bus=%3d [%3d..%3d] devfn=0x%04x"
1641*4882a593Smuzhiyun 		 " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
1642*4882a593Smuzhiyun 		 bus->number, hose->first_busno, hose->last_busno,
1643*4882a593Smuzhiyun 		 devfn, offset, len, addr + offset, *val);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	/* Check for CRS (440SPe rev B does that for us but heh ..) */
1646*4882a593Smuzhiyun 	if (in_be32(port->utl_base + PEUTL_RCSTA) & 0x00040000) {
1647*4882a593Smuzhiyun 		pr_debug("Got CRS !\n");
1648*4882a593Smuzhiyun 		if (len != 4 || offset != 0)
1649*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
1650*4882a593Smuzhiyun 		*val = 0xffff0001;
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg);
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun 
ppc4xx_pciex_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)1658*4882a593Smuzhiyun static int ppc4xx_pciex_write_config(struct pci_bus *bus, unsigned int devfn,
1659*4882a593Smuzhiyun 				     int offset, int len, u32 val)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
1662*4882a593Smuzhiyun 	struct ppc4xx_pciex_port *port =
1663*4882a593Smuzhiyun 		&ppc4xx_pciex_ports[hose->indirect_type];
1664*4882a593Smuzhiyun 	void __iomem *addr;
1665*4882a593Smuzhiyun 	u32 gpl_cfg;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (ppc4xx_pciex_validate_bdf(port, bus, devfn) != 0)
1668*4882a593Smuzhiyun 		return PCIBIOS_DEVICE_NOT_FOUND;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	addr = ppc4xx_pciex_get_config_base(port, bus, devfn);
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	/*
1673*4882a593Smuzhiyun 	 * Reading from configuration space of non-existing device can
1674*4882a593Smuzhiyun 	 * generate transaction errors. For the read duration we suppress
1675*4882a593Smuzhiyun 	 * assertion of machine check exceptions to avoid those.
1676*4882a593Smuzhiyun 	 */
1677*4882a593Smuzhiyun 	gpl_cfg = dcr_read(port->dcrs, DCRO_PEGPL_CFG);
1678*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg | GPL_DMER_MASK_DISA);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	pr_debug("pcie-config-write: bus=%3d [%3d..%3d] devfn=0x%04x"
1681*4882a593Smuzhiyun 		 " offset=0x%04x len=%d, addr=0x%p val=0x%08x\n",
1682*4882a593Smuzhiyun 		 bus->number, hose->first_busno, hose->last_busno,
1683*4882a593Smuzhiyun 		 devfn, offset, len, addr + offset, val);
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	switch (len) {
1686*4882a593Smuzhiyun 	case 1:
1687*4882a593Smuzhiyun 		out_8((u8 *)(addr + offset), val);
1688*4882a593Smuzhiyun 		break;
1689*4882a593Smuzhiyun 	case 2:
1690*4882a593Smuzhiyun 		out_le16((u16 *)(addr + offset), val);
1691*4882a593Smuzhiyun 		break;
1692*4882a593Smuzhiyun 	default:
1693*4882a593Smuzhiyun 		out_le32((u32 *)(addr + offset), val);
1694*4882a593Smuzhiyun 		break;
1695*4882a593Smuzhiyun 	}
1696*4882a593Smuzhiyun 
1697*4882a593Smuzhiyun 	dcr_write(port->dcrs, DCRO_PEGPL_CFG, gpl_cfg);
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
1700*4882a593Smuzhiyun }
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun static struct pci_ops ppc4xx_pciex_pci_ops =
1703*4882a593Smuzhiyun {
1704*4882a593Smuzhiyun 	.read  = ppc4xx_pciex_read_config,
1705*4882a593Smuzhiyun 	.write = ppc4xx_pciex_write_config,
1706*4882a593Smuzhiyun };
1707*4882a593Smuzhiyun 
ppc4xx_setup_one_pciex_POM(struct ppc4xx_pciex_port * port,struct pci_controller * hose,void __iomem * mbase,u64 plb_addr,u64 pci_addr,u64 size,unsigned int flags,int index)1708*4882a593Smuzhiyun static int __init ppc4xx_setup_one_pciex_POM(struct ppc4xx_pciex_port	*port,
1709*4882a593Smuzhiyun 					     struct pci_controller	*hose,
1710*4882a593Smuzhiyun 					     void __iomem		*mbase,
1711*4882a593Smuzhiyun 					     u64			plb_addr,
1712*4882a593Smuzhiyun 					     u64			pci_addr,
1713*4882a593Smuzhiyun 					     u64			size,
1714*4882a593Smuzhiyun 					     unsigned int		flags,
1715*4882a593Smuzhiyun 					     int			index)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun 	u32 lah, lal, pciah, pcial, sa;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	if (!is_power_of_2(size) ||
1720*4882a593Smuzhiyun 	    (index < 2 && size < 0x100000) ||
1721*4882a593Smuzhiyun 	    (index == 2 && size < 0x100) ||
1722*4882a593Smuzhiyun 	    (plb_addr & (size - 1)) != 0) {
1723*4882a593Smuzhiyun 		printk(KERN_WARNING "%pOF: Resource out of range\n", hose->dn);
1724*4882a593Smuzhiyun 		return -1;
1725*4882a593Smuzhiyun 	}
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	/* Calculate register values */
1728*4882a593Smuzhiyun 	lah = RES_TO_U32_HIGH(plb_addr);
1729*4882a593Smuzhiyun 	lal = RES_TO_U32_LOW(plb_addr);
1730*4882a593Smuzhiyun 	pciah = RES_TO_U32_HIGH(pci_addr);
1731*4882a593Smuzhiyun 	pcial = RES_TO_U32_LOW(pci_addr);
1732*4882a593Smuzhiyun 	sa = (0xffffffffu << ilog2(size)) | 0x1;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	/* Program register values */
1735*4882a593Smuzhiyun 	switch (index) {
1736*4882a593Smuzhiyun 	case 0:
1737*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM0LAH, pciah);
1738*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM0LAL, pcial);
1739*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR1BAH, lah);
1740*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR1BAL, lal);
1741*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKH, 0x7fffffff);
1742*4882a593Smuzhiyun 		/*Enabled and single region */
1743*4882a593Smuzhiyun 		if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx"))
1744*4882a593Smuzhiyun 			dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL,
1745*4882a593Smuzhiyun 				sa | DCRO_PEGPL_460SX_OMR1MSKL_UOT
1746*4882a593Smuzhiyun 					| DCRO_PEGPL_OMRxMSKL_VAL);
1747*4882a593Smuzhiyun 		else if (of_device_is_compatible(
1748*4882a593Smuzhiyun 				port->node, "ibm,plb-pciex-476fpe") ||
1749*4882a593Smuzhiyun 			of_device_is_compatible(
1750*4882a593Smuzhiyun 				port->node, "ibm,plb-pciex-476gtr"))
1751*4882a593Smuzhiyun 			dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL,
1752*4882a593Smuzhiyun 				sa | DCRO_PEGPL_476FPE_OMR1MSKL_UOT
1753*4882a593Smuzhiyun 					| DCRO_PEGPL_OMRxMSKL_VAL);
1754*4882a593Smuzhiyun 		else
1755*4882a593Smuzhiyun 			dcr_write(port->dcrs, DCRO_PEGPL_OMR1MSKL,
1756*4882a593Smuzhiyun 				sa | DCRO_PEGPL_OMR1MSKL_UOT
1757*4882a593Smuzhiyun 					| DCRO_PEGPL_OMRxMSKL_VAL);
1758*4882a593Smuzhiyun 		break;
1759*4882a593Smuzhiyun 	case 1:
1760*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM1LAH, pciah);
1761*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM1LAL, pcial);
1762*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR2BAH, lah);
1763*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR2BAL, lal);
1764*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKH, 0x7fffffff);
1765*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR2MSKL,
1766*4882a593Smuzhiyun 				sa | DCRO_PEGPL_OMRxMSKL_VAL);
1767*4882a593Smuzhiyun 		break;
1768*4882a593Smuzhiyun 	case 2:
1769*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM2LAH, pciah);
1770*4882a593Smuzhiyun 		out_le32(mbase + PECFG_POM2LAL, pcial);
1771*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR3BAH, lah);
1772*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR3BAL, lal);
1773*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKH, 0x7fffffff);
1774*4882a593Smuzhiyun 		/* Note that 3 here means enabled | IO space !!! */
1775*4882a593Smuzhiyun 		dcr_write(port->dcrs, DCRO_PEGPL_OMR3MSKL,
1776*4882a593Smuzhiyun 				sa | DCRO_PEGPL_OMR3MSKL_IO
1777*4882a593Smuzhiyun 					| DCRO_PEGPL_OMRxMSKL_VAL);
1778*4882a593Smuzhiyun 		break;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	return 0;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun 
ppc4xx_configure_pciex_POMs(struct ppc4xx_pciex_port * port,struct pci_controller * hose,void __iomem * mbase)1784*4882a593Smuzhiyun static void __init ppc4xx_configure_pciex_POMs(struct ppc4xx_pciex_port *port,
1785*4882a593Smuzhiyun 					       struct pci_controller *hose,
1786*4882a593Smuzhiyun 					       void __iomem *mbase)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun 	int i, j, found_isa_hole = 0;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	/* Setup outbound memory windows */
1791*4882a593Smuzhiyun 	for (i = j = 0; i < 3; i++) {
1792*4882a593Smuzhiyun 		struct resource *res = &hose->mem_resources[i];
1793*4882a593Smuzhiyun 		resource_size_t offset = hose->mem_offset[i];
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 		/* we only care about memory windows */
1796*4882a593Smuzhiyun 		if (!(res->flags & IORESOURCE_MEM))
1797*4882a593Smuzhiyun 			continue;
1798*4882a593Smuzhiyun 		if (j > 1) {
1799*4882a593Smuzhiyun 			printk(KERN_WARNING "%pOF: Too many ranges\n",
1800*4882a593Smuzhiyun 			       port->node);
1801*4882a593Smuzhiyun 			break;
1802*4882a593Smuzhiyun 		}
1803*4882a593Smuzhiyun 
1804*4882a593Smuzhiyun 		/* Configure the resource */
1805*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pciex_POM(port, hose, mbase,
1806*4882a593Smuzhiyun 					       res->start,
1807*4882a593Smuzhiyun 					       res->start - offset,
1808*4882a593Smuzhiyun 					       resource_size(res),
1809*4882a593Smuzhiyun 					       res->flags,
1810*4882a593Smuzhiyun 					       j) == 0) {
1811*4882a593Smuzhiyun 			j++;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 			/* If the resource PCI address is 0 then we have our
1814*4882a593Smuzhiyun 			 * ISA memory hole
1815*4882a593Smuzhiyun 			 */
1816*4882a593Smuzhiyun 			if (res->start == offset)
1817*4882a593Smuzhiyun 				found_isa_hole = 1;
1818*4882a593Smuzhiyun 		}
1819*4882a593Smuzhiyun 	}
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	/* Handle ISA memory hole if not already covered */
1822*4882a593Smuzhiyun 	if (j <= 1 && !found_isa_hole && hose->isa_mem_size)
1823*4882a593Smuzhiyun 		if (ppc4xx_setup_one_pciex_POM(port, hose, mbase,
1824*4882a593Smuzhiyun 					       hose->isa_mem_phys, 0,
1825*4882a593Smuzhiyun 					       hose->isa_mem_size, 0, j) == 0)
1826*4882a593Smuzhiyun 			printk(KERN_INFO "%pOF: Legacy ISA memory support enabled\n",
1827*4882a593Smuzhiyun 			       hose->dn);
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	/* Configure IO, always 64K starting at 0. We hard wire it to 64K !
1830*4882a593Smuzhiyun 	 * Note also that it -has- to be region index 2 on this HW
1831*4882a593Smuzhiyun 	 */
1832*4882a593Smuzhiyun 	if (hose->io_resource.flags & IORESOURCE_IO)
1833*4882a593Smuzhiyun 		ppc4xx_setup_one_pciex_POM(port, hose, mbase,
1834*4882a593Smuzhiyun 					   hose->io_base_phys, 0,
1835*4882a593Smuzhiyun 					   0x10000, IORESOURCE_IO, 2);
1836*4882a593Smuzhiyun }
1837*4882a593Smuzhiyun 
ppc4xx_configure_pciex_PIMs(struct ppc4xx_pciex_port * port,struct pci_controller * hose,void __iomem * mbase,struct resource * res)1838*4882a593Smuzhiyun static void __init ppc4xx_configure_pciex_PIMs(struct ppc4xx_pciex_port *port,
1839*4882a593Smuzhiyun 					       struct pci_controller *hose,
1840*4882a593Smuzhiyun 					       void __iomem *mbase,
1841*4882a593Smuzhiyun 					       struct resource *res)
1842*4882a593Smuzhiyun {
1843*4882a593Smuzhiyun 	resource_size_t size = resource_size(res);
1844*4882a593Smuzhiyun 	u64 sa;
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	if (port->endpoint) {
1847*4882a593Smuzhiyun 		resource_size_t ep_addr = 0;
1848*4882a593Smuzhiyun 		resource_size_t ep_size = 32 << 20;
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 		/* Currently we map a fixed 64MByte window to PLB address
1851*4882a593Smuzhiyun 		 * 0 (SDRAM). This should probably be configurable via a dts
1852*4882a593Smuzhiyun 		 * property.
1853*4882a593Smuzhiyun 		 */
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 		/* Calculate window size */
1856*4882a593Smuzhiyun 		sa = (0xffffffffffffffffull << ilog2(ep_size));
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 		/* Setup BAR0 */
1859*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR0HMPA, RES_TO_U32_HIGH(sa));
1860*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR0LMPA, RES_TO_U32_LOW(sa) |
1861*4882a593Smuzhiyun 			 PCI_BASE_ADDRESS_MEM_TYPE_64);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 		/* Disable BAR1 & BAR2 */
1864*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR1MPA, 0);
1865*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR2HMPA, 0);
1866*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR2LMPA, 0);
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM01SAH, RES_TO_U32_HIGH(sa));
1869*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM01SAL, RES_TO_U32_LOW(sa));
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 		out_le32(mbase + PCI_BASE_ADDRESS_0, RES_TO_U32_LOW(ep_addr));
1872*4882a593Smuzhiyun 		out_le32(mbase + PCI_BASE_ADDRESS_1, RES_TO_U32_HIGH(ep_addr));
1873*4882a593Smuzhiyun 	} else {
1874*4882a593Smuzhiyun 		/* Calculate window size */
1875*4882a593Smuzhiyun 		sa = (0xffffffffffffffffull << ilog2(size));
1876*4882a593Smuzhiyun 		if (res->flags & IORESOURCE_PREFETCH)
1877*4882a593Smuzhiyun 			sa |= PCI_BASE_ADDRESS_MEM_PREFETCH;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 		if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx") ||
1880*4882a593Smuzhiyun 		    of_device_is_compatible(
1881*4882a593Smuzhiyun 			    port->node, "ibm,plb-pciex-476fpe") ||
1882*4882a593Smuzhiyun 		    of_device_is_compatible(
1883*4882a593Smuzhiyun 			    port->node, "ibm,plb-pciex-476gtr"))
1884*4882a593Smuzhiyun 			sa |= PCI_BASE_ADDRESS_MEM_TYPE_64;
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR0HMPA, RES_TO_U32_HIGH(sa));
1887*4882a593Smuzhiyun 		out_le32(mbase + PECFG_BAR0LMPA, RES_TO_U32_LOW(sa));
1888*4882a593Smuzhiyun 
1889*4882a593Smuzhiyun 		/* The setup of the split looks weird to me ... let's see
1890*4882a593Smuzhiyun 		 * if it works
1891*4882a593Smuzhiyun 		 */
1892*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM0LAL, 0x00000000);
1893*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM0LAH, 0x00000000);
1894*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM1LAL, 0x00000000);
1895*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM1LAH, 0x00000000);
1896*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM01SAH, 0xffff0000);
1897*4882a593Smuzhiyun 		out_le32(mbase + PECFG_PIM01SAL, 0x00000000);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		out_le32(mbase + PCI_BASE_ADDRESS_0, RES_TO_U32_LOW(res->start));
1900*4882a593Smuzhiyun 		out_le32(mbase + PCI_BASE_ADDRESS_1, RES_TO_U32_HIGH(res->start));
1901*4882a593Smuzhiyun 	}
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	/* Enable inbound mapping */
1904*4882a593Smuzhiyun 	out_le32(mbase + PECFG_PIMEN, 0x1);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/* Enable I/O, Mem, and Busmaster cycles */
1907*4882a593Smuzhiyun 	out_le16(mbase + PCI_COMMAND,
1908*4882a593Smuzhiyun 		 in_le16(mbase + PCI_COMMAND) |
1909*4882a593Smuzhiyun 		 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun 
ppc4xx_pciex_port_setup_hose(struct ppc4xx_pciex_port * port)1912*4882a593Smuzhiyun static void __init ppc4xx_pciex_port_setup_hose(struct ppc4xx_pciex_port *port)
1913*4882a593Smuzhiyun {
1914*4882a593Smuzhiyun 	struct resource dma_window;
1915*4882a593Smuzhiyun 	struct pci_controller *hose = NULL;
1916*4882a593Smuzhiyun 	const int *bus_range;
1917*4882a593Smuzhiyun 	int primary = 0, busses;
1918*4882a593Smuzhiyun 	void __iomem *mbase = NULL, *cfg_data = NULL;
1919*4882a593Smuzhiyun 	const u32 *pval;
1920*4882a593Smuzhiyun 	u32 val;
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	/* Check if primary bridge */
1923*4882a593Smuzhiyun 	if (of_get_property(port->node, "primary", NULL))
1924*4882a593Smuzhiyun 		primary = 1;
1925*4882a593Smuzhiyun 
1926*4882a593Smuzhiyun 	/* Get bus range if any */
1927*4882a593Smuzhiyun 	bus_range = of_get_property(port->node, "bus-range", NULL);
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	/* Allocate the host controller data structure */
1930*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(port->node);
1931*4882a593Smuzhiyun 	if (!hose)
1932*4882a593Smuzhiyun 		goto fail;
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	/* We stick the port number in "indirect_type" so the config space
1935*4882a593Smuzhiyun 	 * ops can retrieve the port data structure easily
1936*4882a593Smuzhiyun 	 */
1937*4882a593Smuzhiyun 	hose->indirect_type = port->index;
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	/* Get bus range */
1940*4882a593Smuzhiyun 	hose->first_busno = bus_range ? bus_range[0] : 0x0;
1941*4882a593Smuzhiyun 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	/* Because of how big mapping the config space is (1M per bus), we
1944*4882a593Smuzhiyun 	 * limit how many busses we support. In the long run, we could replace
1945*4882a593Smuzhiyun 	 * that with something akin to kmap_atomic instead. We set aside 1 bus
1946*4882a593Smuzhiyun 	 * for the host itself too.
1947*4882a593Smuzhiyun 	 */
1948*4882a593Smuzhiyun 	busses = hose->last_busno - hose->first_busno; /* This is off by 1 */
1949*4882a593Smuzhiyun 	if (busses > MAX_PCIE_BUS_MAPPED) {
1950*4882a593Smuzhiyun 		busses = MAX_PCIE_BUS_MAPPED;
1951*4882a593Smuzhiyun 		hose->last_busno = hose->first_busno + busses;
1952*4882a593Smuzhiyun 	}
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	if (!port->endpoint) {
1955*4882a593Smuzhiyun 		/* Only map the external config space in cfg_data for
1956*4882a593Smuzhiyun 		 * PCIe root-complexes. External space is 1M per bus
1957*4882a593Smuzhiyun 		 */
1958*4882a593Smuzhiyun 		cfg_data = ioremap(port->cfg_space.start +
1959*4882a593Smuzhiyun 				   (hose->first_busno + 1) * 0x100000,
1960*4882a593Smuzhiyun 				   busses * 0x100000);
1961*4882a593Smuzhiyun 		if (cfg_data == NULL) {
1962*4882a593Smuzhiyun 			printk(KERN_ERR "%pOF: Can't map external config space !",
1963*4882a593Smuzhiyun 			       port->node);
1964*4882a593Smuzhiyun 			goto fail;
1965*4882a593Smuzhiyun 		}
1966*4882a593Smuzhiyun 		hose->cfg_data = cfg_data;
1967*4882a593Smuzhiyun 	}
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 	/* Always map the host config space in cfg_addr.
1970*4882a593Smuzhiyun 	 * Internal space is 4K
1971*4882a593Smuzhiyun 	 */
1972*4882a593Smuzhiyun 	mbase = ioremap(port->cfg_space.start + 0x10000000, 0x1000);
1973*4882a593Smuzhiyun 	if (mbase == NULL) {
1974*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't map internal config space !",
1975*4882a593Smuzhiyun 		       port->node);
1976*4882a593Smuzhiyun 		goto fail;
1977*4882a593Smuzhiyun 	}
1978*4882a593Smuzhiyun 	hose->cfg_addr = mbase;
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	pr_debug("PCIE %pOF, bus %d..%d\n", port->node,
1981*4882a593Smuzhiyun 		 hose->first_busno, hose->last_busno);
1982*4882a593Smuzhiyun 	pr_debug("     config space mapped at: root @0x%p, other @0x%p\n",
1983*4882a593Smuzhiyun 		 hose->cfg_addr, hose->cfg_data);
1984*4882a593Smuzhiyun 
1985*4882a593Smuzhiyun 	/* Setup config space */
1986*4882a593Smuzhiyun 	hose->ops = &ppc4xx_pciex_pci_ops;
1987*4882a593Smuzhiyun 	port->hose = hose;
1988*4882a593Smuzhiyun 	mbase = (void __iomem *)hose->cfg_addr;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	if (!port->endpoint) {
1991*4882a593Smuzhiyun 		/*
1992*4882a593Smuzhiyun 		 * Set bus numbers on our root port
1993*4882a593Smuzhiyun 		 */
1994*4882a593Smuzhiyun 		out_8(mbase + PCI_PRIMARY_BUS, hose->first_busno);
1995*4882a593Smuzhiyun 		out_8(mbase + PCI_SECONDARY_BUS, hose->first_busno + 1);
1996*4882a593Smuzhiyun 		out_8(mbase + PCI_SUBORDINATE_BUS, hose->last_busno);
1997*4882a593Smuzhiyun 	}
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	/*
2000*4882a593Smuzhiyun 	 * OMRs are already reset, also disable PIMs
2001*4882a593Smuzhiyun 	 */
2002*4882a593Smuzhiyun 	out_le32(mbase + PECFG_PIMEN, 0);
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	/* Parse outbound mapping resources */
2005*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, port->node, primary);
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun 	/* Parse inbound mapping resources */
2008*4882a593Smuzhiyun 	if (ppc4xx_parse_dma_ranges(hose, mbase, &dma_window) != 0)
2009*4882a593Smuzhiyun 		goto fail;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	/* Configure outbound ranges POMs */
2012*4882a593Smuzhiyun 	ppc4xx_configure_pciex_POMs(port, hose, mbase);
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	/* Configure inbound ranges PIMs */
2015*4882a593Smuzhiyun 	ppc4xx_configure_pciex_PIMs(port, hose, mbase, &dma_window);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	/* The root complex doesn't show up if we don't set some vendor
2018*4882a593Smuzhiyun 	 * and device IDs into it. The defaults below are the same bogus
2019*4882a593Smuzhiyun 	 * one that the initial code in arch/ppc had. This can be
2020*4882a593Smuzhiyun 	 * overwritten by setting the "vendor-id/device-id" properties
2021*4882a593Smuzhiyun 	 * in the pciex node.
2022*4882a593Smuzhiyun 	 */
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	/* Get the (optional) vendor-/device-id from the device-tree */
2025*4882a593Smuzhiyun 	pval = of_get_property(port->node, "vendor-id", NULL);
2026*4882a593Smuzhiyun 	if (pval) {
2027*4882a593Smuzhiyun 		val = *pval;
2028*4882a593Smuzhiyun 	} else {
2029*4882a593Smuzhiyun 		if (!port->endpoint)
2030*4882a593Smuzhiyun 			val = 0xaaa0 + port->index;
2031*4882a593Smuzhiyun 		else
2032*4882a593Smuzhiyun 			val = 0xeee0 + port->index;
2033*4882a593Smuzhiyun 	}
2034*4882a593Smuzhiyun 	out_le16(mbase + 0x200, val);
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	pval = of_get_property(port->node, "device-id", NULL);
2037*4882a593Smuzhiyun 	if (pval) {
2038*4882a593Smuzhiyun 		val = *pval;
2039*4882a593Smuzhiyun 	} else {
2040*4882a593Smuzhiyun 		if (!port->endpoint)
2041*4882a593Smuzhiyun 			val = 0xbed0 + port->index;
2042*4882a593Smuzhiyun 		else
2043*4882a593Smuzhiyun 			val = 0xfed0 + port->index;
2044*4882a593Smuzhiyun 	}
2045*4882a593Smuzhiyun 	out_le16(mbase + 0x202, val);
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	/* Enable Bus master, memory, and io space */
2048*4882a593Smuzhiyun 	if (of_device_is_compatible(port->node, "ibm,plb-pciex-460sx"))
2049*4882a593Smuzhiyun 		out_le16(mbase + 0x204, 0x7);
2050*4882a593Smuzhiyun 
2051*4882a593Smuzhiyun 	if (!port->endpoint) {
2052*4882a593Smuzhiyun 		/* Set Class Code to PCI-PCI bridge and Revision Id to 1 */
2053*4882a593Smuzhiyun 		out_le32(mbase + 0x208, 0x06040001);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE%d: successfully set as root-complex\n",
2056*4882a593Smuzhiyun 		       port->index);
2057*4882a593Smuzhiyun 	} else {
2058*4882a593Smuzhiyun 		/* Set Class Code to Processor/PPC */
2059*4882a593Smuzhiyun 		out_le32(mbase + 0x208, 0x0b200001);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE%d: successfully set as endpoint\n",
2062*4882a593Smuzhiyun 		       port->index);
2063*4882a593Smuzhiyun 	}
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	return;
2066*4882a593Smuzhiyun  fail:
2067*4882a593Smuzhiyun 	if (hose)
2068*4882a593Smuzhiyun 		pcibios_free_controller(hose);
2069*4882a593Smuzhiyun 	if (cfg_data)
2070*4882a593Smuzhiyun 		iounmap(cfg_data);
2071*4882a593Smuzhiyun 	if (mbase)
2072*4882a593Smuzhiyun 		iounmap(mbase);
2073*4882a593Smuzhiyun }
2074*4882a593Smuzhiyun 
ppc4xx_probe_pciex_bridge(struct device_node * np)2075*4882a593Smuzhiyun static void __init ppc4xx_probe_pciex_bridge(struct device_node *np)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun 	struct ppc4xx_pciex_port *port;
2078*4882a593Smuzhiyun 	const u32 *pval;
2079*4882a593Smuzhiyun 	int portno;
2080*4882a593Smuzhiyun 	unsigned int dcrs;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	/* First, proceed to core initialization as we assume there's
2083*4882a593Smuzhiyun 	 * only one PCIe core in the system
2084*4882a593Smuzhiyun 	 */
2085*4882a593Smuzhiyun 	if (ppc4xx_pciex_check_core_init(np))
2086*4882a593Smuzhiyun 		return;
2087*4882a593Smuzhiyun 
2088*4882a593Smuzhiyun 	/* Get the port number from the device-tree */
2089*4882a593Smuzhiyun 	pval = of_get_property(np, "port", NULL);
2090*4882a593Smuzhiyun 	if (pval == NULL) {
2091*4882a593Smuzhiyun 		printk(KERN_ERR "PCIE: Can't find port number for %pOF\n", np);
2092*4882a593Smuzhiyun 		return;
2093*4882a593Smuzhiyun 	}
2094*4882a593Smuzhiyun 	portno = *pval;
2095*4882a593Smuzhiyun 	if (portno >= ppc4xx_pciex_port_count) {
2096*4882a593Smuzhiyun 		printk(KERN_ERR "PCIE: port number out of range for %pOF\n",
2097*4882a593Smuzhiyun 		       np);
2098*4882a593Smuzhiyun 		return;
2099*4882a593Smuzhiyun 	}
2100*4882a593Smuzhiyun 	port = &ppc4xx_pciex_ports[portno];
2101*4882a593Smuzhiyun 	port->index = portno;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	/*
2104*4882a593Smuzhiyun 	 * Check if device is enabled
2105*4882a593Smuzhiyun 	 */
2106*4882a593Smuzhiyun 	if (!of_device_is_available(np)) {
2107*4882a593Smuzhiyun 		printk(KERN_INFO "PCIE%d: Port disabled via device-tree\n", port->index);
2108*4882a593Smuzhiyun 		return;
2109*4882a593Smuzhiyun 	}
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	port->node = of_node_get(np);
2112*4882a593Smuzhiyun 	if (ppc4xx_pciex_hwops->want_sdr) {
2113*4882a593Smuzhiyun 		pval = of_get_property(np, "sdr-base", NULL);
2114*4882a593Smuzhiyun 		if (pval == NULL) {
2115*4882a593Smuzhiyun 			printk(KERN_ERR "PCIE: missing sdr-base for %pOF\n",
2116*4882a593Smuzhiyun 			       np);
2117*4882a593Smuzhiyun 			return;
2118*4882a593Smuzhiyun 		}
2119*4882a593Smuzhiyun 		port->sdr_base = *pval;
2120*4882a593Smuzhiyun 	}
2121*4882a593Smuzhiyun 
2122*4882a593Smuzhiyun 	/* Check if device_type property is set to "pci" or "pci-endpoint".
2123*4882a593Smuzhiyun 	 * Resulting from this setup this PCIe port will be configured
2124*4882a593Smuzhiyun 	 * as root-complex or as endpoint.
2125*4882a593Smuzhiyun 	 */
2126*4882a593Smuzhiyun 	if (of_node_is_type(port->node, "pci-endpoint")) {
2127*4882a593Smuzhiyun 		port->endpoint = 1;
2128*4882a593Smuzhiyun 	} else if (of_node_is_type(port->node, "pci")) {
2129*4882a593Smuzhiyun 		port->endpoint = 0;
2130*4882a593Smuzhiyun 	} else {
2131*4882a593Smuzhiyun 		printk(KERN_ERR "PCIE: missing or incorrect device_type for %pOF\n",
2132*4882a593Smuzhiyun 		       np);
2133*4882a593Smuzhiyun 		return;
2134*4882a593Smuzhiyun 	}
2135*4882a593Smuzhiyun 
2136*4882a593Smuzhiyun 	/* Fetch config space registers address */
2137*4882a593Smuzhiyun 	if (of_address_to_resource(np, 0, &port->cfg_space)) {
2138*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get PCI-E config space !", np);
2139*4882a593Smuzhiyun 		return;
2140*4882a593Smuzhiyun 	}
2141*4882a593Smuzhiyun 	/* Fetch host bridge internal registers address */
2142*4882a593Smuzhiyun 	if (of_address_to_resource(np, 1, &port->utl_regs)) {
2143*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get UTL register base !", np);
2144*4882a593Smuzhiyun 		return;
2145*4882a593Smuzhiyun 	}
2146*4882a593Smuzhiyun 
2147*4882a593Smuzhiyun 	/* Map DCRs */
2148*4882a593Smuzhiyun 	dcrs = dcr_resource_start(np, 0);
2149*4882a593Smuzhiyun 	if (dcrs == 0) {
2150*4882a593Smuzhiyun 		printk(KERN_ERR "%pOF: Can't get DCR register base !", np);
2151*4882a593Smuzhiyun 		return;
2152*4882a593Smuzhiyun 	}
2153*4882a593Smuzhiyun 	port->dcrs = dcr_map(np, dcrs, dcr_resource_len(np, 0));
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	/* Initialize the port specific registers */
2156*4882a593Smuzhiyun 	if (ppc4xx_pciex_port_init(port)) {
2157*4882a593Smuzhiyun 		printk(KERN_WARNING "PCIE%d: Port init failed\n", port->index);
2158*4882a593Smuzhiyun 		return;
2159*4882a593Smuzhiyun 	}
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	/* Setup the linux hose data structure */
2162*4882a593Smuzhiyun 	ppc4xx_pciex_port_setup_hose(port);
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun #endif /* CONFIG_PPC4xx_PCI_EXPRESS */
2166*4882a593Smuzhiyun 
ppc4xx_pci_find_bridges(void)2167*4882a593Smuzhiyun static int __init ppc4xx_pci_find_bridges(void)
2168*4882a593Smuzhiyun {
2169*4882a593Smuzhiyun 	struct device_node *np;
2170*4882a593Smuzhiyun 
2171*4882a593Smuzhiyun 	pci_add_flags(PCI_ENABLE_PROC_DOMAINS | PCI_COMPAT_DOMAIN_0);
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun #ifdef CONFIG_PPC4xx_PCI_EXPRESS
2174*4882a593Smuzhiyun 	for_each_compatible_node(np, NULL, "ibm,plb-pciex")
2175*4882a593Smuzhiyun 		ppc4xx_probe_pciex_bridge(np);
2176*4882a593Smuzhiyun #endif
2177*4882a593Smuzhiyun 	for_each_compatible_node(np, NULL, "ibm,plb-pcix")
2178*4882a593Smuzhiyun 		ppc4xx_probe_pcix_bridge(np);
2179*4882a593Smuzhiyun 	for_each_compatible_node(np, NULL, "ibm,plb-pci")
2180*4882a593Smuzhiyun 		ppc4xx_probe_pci_bridge(np);
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	return 0;
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun arch_initcall(ppc4xx_pci_find_bridges);
2185*4882a593Smuzhiyun 
2186