xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/4xx/cpm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * PowerPC 4xx Clock and Power Management
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010, Applied Micro Circuits Corporation
6*4882a593Smuzhiyun  * Victor Gallardo (vgallardo@apm.com)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on arch/powerpc/platforms/44x/idle.c:
9*4882a593Smuzhiyun  * Jerone Young <jyoung5@us.ibm.com>
10*4882a593Smuzhiyun  * Copyright 2008 IBM Corp.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Based on arch/powerpc/sysdev/fsl_pmc.c:
13*4882a593Smuzhiyun  * Anton Vorontsov <avorontsov@ru.mvista.com>
14*4882a593Smuzhiyun  * Copyright 2009  MontaVista Software, Inc.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * See file CREDITS for list of people who contributed to this
17*4882a593Smuzhiyun  * project.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #include <linux/sysfs.h>
23*4882a593Smuzhiyun #include <linux/cpu.h>
24*4882a593Smuzhiyun #include <linux/suspend.h>
25*4882a593Smuzhiyun #include <asm/dcr.h>
26*4882a593Smuzhiyun #include <asm/dcr-native.h>
27*4882a593Smuzhiyun #include <asm/machdep.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define CPM_ER	0
30*4882a593Smuzhiyun #define CPM_FR	1
31*4882a593Smuzhiyun #define CPM_SR	2
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define CPM_IDLE_WAIT	0
34*4882a593Smuzhiyun #define CPM_IDLE_DOZE	1
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct cpm {
37*4882a593Smuzhiyun 	dcr_host_t	dcr_host;
38*4882a593Smuzhiyun 	unsigned int	dcr_offset[3];
39*4882a593Smuzhiyun 	unsigned int	powersave_off;
40*4882a593Smuzhiyun 	unsigned int	unused;
41*4882a593Smuzhiyun 	unsigned int	idle_doze;
42*4882a593Smuzhiyun 	unsigned int	standby;
43*4882a593Smuzhiyun 	unsigned int	suspend;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static struct cpm cpm;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun struct cpm_idle_mode {
49*4882a593Smuzhiyun 	unsigned int enabled;
50*4882a593Smuzhiyun 	const char  *name;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun static struct cpm_idle_mode idle_mode[] = {
54*4882a593Smuzhiyun 	[CPM_IDLE_WAIT] = { 1, "wait" }, /* default */
55*4882a593Smuzhiyun 	[CPM_IDLE_DOZE] = { 0, "doze" },
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
cpm_set(unsigned int cpm_reg,unsigned int mask)58*4882a593Smuzhiyun static unsigned int cpm_set(unsigned int cpm_reg, unsigned int mask)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	unsigned int value;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* CPM controller supports 3 different types of sleep interface
63*4882a593Smuzhiyun 	 * known as class 1, 2 and 3. For class 1 units, they are
64*4882a593Smuzhiyun 	 * unconditionally put to sleep when the corresponding CPM bit is
65*4882a593Smuzhiyun 	 * set. For class 2 and 3 units this is not case; if they can be
66*4882a593Smuzhiyun 	 * put to to sleep, they will. Here we do not verify, we just
67*4882a593Smuzhiyun 	 * set them and expect them to eventually go off when they can.
68*4882a593Smuzhiyun 	 */
69*4882a593Smuzhiyun 	value = dcr_read(cpm.dcr_host, cpm.dcr_offset[cpm_reg]);
70*4882a593Smuzhiyun 	dcr_write(cpm.dcr_host, cpm.dcr_offset[cpm_reg], value | mask);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* return old state, to restore later if needed */
73*4882a593Smuzhiyun 	return value;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
cpm_idle_wait(void)76*4882a593Smuzhiyun static void cpm_idle_wait(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	unsigned long msr_save;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* save off initial state */
81*4882a593Smuzhiyun 	msr_save = mfmsr();
82*4882a593Smuzhiyun 	/* sync required when CPM0_ER[CPU] is set */
83*4882a593Smuzhiyun 	mb();
84*4882a593Smuzhiyun 	/* set wait state MSR */
85*4882a593Smuzhiyun 	mtmsr(msr_save|MSR_WE|MSR_EE|MSR_CE|MSR_DE);
86*4882a593Smuzhiyun 	isync();
87*4882a593Smuzhiyun 	/* return to initial state */
88*4882a593Smuzhiyun 	mtmsr(msr_save);
89*4882a593Smuzhiyun 	isync();
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
cpm_idle_sleep(unsigned int mask)92*4882a593Smuzhiyun static void cpm_idle_sleep(unsigned int mask)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	unsigned int er_save;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* update CPM_ER state */
97*4882a593Smuzhiyun 	er_save = cpm_set(CPM_ER, mask);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* go to wait state so that CPM0_ER[CPU] can take effect */
100*4882a593Smuzhiyun 	cpm_idle_wait();
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* restore CPM_ER state */
103*4882a593Smuzhiyun 	dcr_write(cpm.dcr_host, cpm.dcr_offset[CPM_ER], er_save);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
cpm_idle_doze(void)106*4882a593Smuzhiyun static void cpm_idle_doze(void)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	cpm_idle_sleep(cpm.idle_doze);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
cpm_idle_config(int mode)111*4882a593Smuzhiyun static void cpm_idle_config(int mode)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	int i;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	if (idle_mode[mode].enabled)
116*4882a593Smuzhiyun 		return;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(idle_mode); i++)
119*4882a593Smuzhiyun 		idle_mode[i].enabled = 0;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	idle_mode[mode].enabled = 1;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
cpm_idle_show(struct kobject * kobj,struct kobj_attribute * attr,char * buf)124*4882a593Smuzhiyun static ssize_t cpm_idle_show(struct kobject *kobj,
125*4882a593Smuzhiyun 			     struct kobj_attribute *attr, char *buf)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	char *s = buf;
128*4882a593Smuzhiyun 	int i;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(idle_mode); i++) {
131*4882a593Smuzhiyun 		if (idle_mode[i].enabled)
132*4882a593Smuzhiyun 			s += sprintf(s, "[%s] ", idle_mode[i].name);
133*4882a593Smuzhiyun 		else
134*4882a593Smuzhiyun 			s += sprintf(s, "%s ", idle_mode[i].name);
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	*(s-1) = '\n'; /* convert the last space to a newline */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return s - buf;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
cpm_idle_store(struct kobject * kobj,struct kobj_attribute * attr,const char * buf,size_t n)142*4882a593Smuzhiyun static ssize_t cpm_idle_store(struct kobject *kobj,
143*4882a593Smuzhiyun 			      struct kobj_attribute *attr,
144*4882a593Smuzhiyun 			      const char *buf, size_t n)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	int i;
147*4882a593Smuzhiyun 	char *p;
148*4882a593Smuzhiyun 	int len;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	p = memchr(buf, '\n', n);
151*4882a593Smuzhiyun 	len = p ? p - buf : n;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(idle_mode); i++) {
154*4882a593Smuzhiyun 		if (strncmp(buf, idle_mode[i].name, len) == 0) {
155*4882a593Smuzhiyun 			cpm_idle_config(i);
156*4882a593Smuzhiyun 			return n;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return -EINVAL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct kobj_attribute cpm_idle_attr =
164*4882a593Smuzhiyun 	__ATTR(idle, 0644, cpm_idle_show, cpm_idle_store);
165*4882a593Smuzhiyun 
cpm_idle_config_sysfs(void)166*4882a593Smuzhiyun static void cpm_idle_config_sysfs(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct device *dev;
169*4882a593Smuzhiyun 	unsigned long ret;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	dev = get_cpu_device(0);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ret = sysfs_create_file(&dev->kobj,
174*4882a593Smuzhiyun 				&cpm_idle_attr.attr);
175*4882a593Smuzhiyun 	if (ret)
176*4882a593Smuzhiyun 		printk(KERN_WARNING
177*4882a593Smuzhiyun 		       "cpm: failed to create idle sysfs entry\n");
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
cpm_idle(void)180*4882a593Smuzhiyun static void cpm_idle(void)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	if (idle_mode[CPM_IDLE_DOZE].enabled)
183*4882a593Smuzhiyun 		cpm_idle_doze();
184*4882a593Smuzhiyun 	else
185*4882a593Smuzhiyun 		cpm_idle_wait();
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
cpm_suspend_valid(suspend_state_t state)188*4882a593Smuzhiyun static int cpm_suspend_valid(suspend_state_t state)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	switch (state) {
191*4882a593Smuzhiyun 	case PM_SUSPEND_STANDBY:
192*4882a593Smuzhiyun 		return !!cpm.standby;
193*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
194*4882a593Smuzhiyun 		return !!cpm.suspend;
195*4882a593Smuzhiyun 	default:
196*4882a593Smuzhiyun 		return 0;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
cpm_suspend_standby(unsigned int mask)200*4882a593Smuzhiyun static void cpm_suspend_standby(unsigned int mask)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	unsigned long tcr_save;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* disable decrement interrupt */
205*4882a593Smuzhiyun 	tcr_save = mfspr(SPRN_TCR);
206*4882a593Smuzhiyun 	mtspr(SPRN_TCR, tcr_save & ~TCR_DIE);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* go to sleep state */
209*4882a593Smuzhiyun 	cpm_idle_sleep(mask);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* restore decrement interrupt */
212*4882a593Smuzhiyun 	mtspr(SPRN_TCR, tcr_save);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
cpm_suspend_enter(suspend_state_t state)215*4882a593Smuzhiyun static int cpm_suspend_enter(suspend_state_t state)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	switch (state) {
218*4882a593Smuzhiyun 	case PM_SUSPEND_STANDBY:
219*4882a593Smuzhiyun 		cpm_suspend_standby(cpm.standby);
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
222*4882a593Smuzhiyun 		cpm_suspend_standby(cpm.suspend);
223*4882a593Smuzhiyun 		break;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static const struct platform_suspend_ops cpm_suspend_ops = {
230*4882a593Smuzhiyun 	.valid		= cpm_suspend_valid,
231*4882a593Smuzhiyun 	.enter		= cpm_suspend_enter,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
cpm_get_uint_property(struct device_node * np,const char * name)234*4882a593Smuzhiyun static int cpm_get_uint_property(struct device_node *np,
235*4882a593Smuzhiyun 				 const char *name)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	int len;
238*4882a593Smuzhiyun 	const unsigned int *prop = of_get_property(np, name, &len);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (prop == NULL || len < sizeof(u32))
241*4882a593Smuzhiyun 		return 0;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return *prop;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
cpm_init(void)246*4882a593Smuzhiyun static int __init cpm_init(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct device_node *np;
249*4882a593Smuzhiyun 	int dcr_base, dcr_len;
250*4882a593Smuzhiyun 	int ret = 0;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (!cpm.powersave_off) {
253*4882a593Smuzhiyun 		cpm_idle_config(CPM_IDLE_WAIT);
254*4882a593Smuzhiyun 		ppc_md.power_save = &cpm_idle;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "ibm,cpm");
258*4882a593Smuzhiyun 	if (!np) {
259*4882a593Smuzhiyun 		ret = -EINVAL;
260*4882a593Smuzhiyun 		goto out;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	dcr_base = dcr_resource_start(np, 0);
264*4882a593Smuzhiyun 	dcr_len = dcr_resource_len(np, 0);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (dcr_base == 0 || dcr_len == 0) {
267*4882a593Smuzhiyun 		printk(KERN_ERR "cpm: could not parse dcr property for %pOF\n",
268*4882a593Smuzhiyun 		       np);
269*4882a593Smuzhiyun 		ret = -EINVAL;
270*4882a593Smuzhiyun 		goto node_put;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	cpm.dcr_host = dcr_map(np, dcr_base, dcr_len);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (!DCR_MAP_OK(cpm.dcr_host)) {
276*4882a593Smuzhiyun 		printk(KERN_ERR "cpm: failed to map dcr property for %pOF\n",
277*4882a593Smuzhiyun 		       np);
278*4882a593Smuzhiyun 		ret = -EINVAL;
279*4882a593Smuzhiyun 		goto node_put;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* All 4xx SoCs with a CPM controller have one of two
283*4882a593Smuzhiyun 	 * different order for the CPM registers. Some have the
284*4882a593Smuzhiyun 	 * CPM registers in the following order (ER,FR,SR). The
285*4882a593Smuzhiyun 	 * others have them in the following order (SR,ER,FR).
286*4882a593Smuzhiyun 	 */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (cpm_get_uint_property(np, "er-offset") == 0) {
289*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_ER] = 0;
290*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_FR] = 1;
291*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_SR] = 2;
292*4882a593Smuzhiyun 	} else {
293*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_ER] = 1;
294*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_FR] = 2;
295*4882a593Smuzhiyun 		cpm.dcr_offset[CPM_SR] = 0;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Now let's see what IPs to turn off for the following modes */
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	cpm.unused = cpm_get_uint_property(np, "unused-units");
301*4882a593Smuzhiyun 	cpm.idle_doze = cpm_get_uint_property(np, "idle-doze");
302*4882a593Smuzhiyun 	cpm.standby = cpm_get_uint_property(np, "standby");
303*4882a593Smuzhiyun 	cpm.suspend = cpm_get_uint_property(np, "suspend");
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* If some IPs are unused let's turn them off now */
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (cpm.unused) {
308*4882a593Smuzhiyun 		cpm_set(CPM_ER, cpm.unused);
309*4882a593Smuzhiyun 		cpm_set(CPM_FR, cpm.unused);
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Now let's export interfaces */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (!cpm.powersave_off && cpm.idle_doze)
315*4882a593Smuzhiyun 		cpm_idle_config_sysfs();
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (cpm.standby || cpm.suspend)
318*4882a593Smuzhiyun 		suspend_set_ops(&cpm_suspend_ops);
319*4882a593Smuzhiyun node_put:
320*4882a593Smuzhiyun 	of_node_put(np);
321*4882a593Smuzhiyun out:
322*4882a593Smuzhiyun 	return ret;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun late_initcall(cpm_init);
326*4882a593Smuzhiyun 
cpm_powersave_off(char * arg)327*4882a593Smuzhiyun static int __init cpm_powersave_off(char *arg)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	cpm.powersave_off = 1;
330*4882a593Smuzhiyun 	return 1;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun __setup("powersave=off", cpm_powersave_off);
333