1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * FSP-2 board specific routines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on earlier code:
6*4882a593Smuzhiyun * Matt Porter <mporter@kernel.crashing.org>
7*4882a593Smuzhiyun * Copyright 2002-2005 MontaVista Software Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
10*4882a593Smuzhiyun * Copyright (c) 2003-2005 Zultys Technologies
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Rewritten and ported to the merged powerpc tree:
13*4882a593Smuzhiyun * Copyright 2007 David Gibson <dwg@au1.ibm.com>, IBM Corporation.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/of_platform.h>
18*4882a593Smuzhiyun #include <linux/rtc.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/machdep.h>
21*4882a593Smuzhiyun #include <asm/prom.h>
22*4882a593Smuzhiyun #include <asm/udbg.h>
23*4882a593Smuzhiyun #include <asm/time.h>
24*4882a593Smuzhiyun #include <asm/uic.h>
25*4882a593Smuzhiyun #include <asm/ppc4xx.h>
26*4882a593Smuzhiyun #include <asm/dcr.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/of_irq.h>
29*4882a593Smuzhiyun #include "fsp2.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define FSP2_BUS_ERR "ibm,bus-error-irq"
32*4882a593Smuzhiyun #define FSP2_CMU_ERR "ibm,cmu-error-irq"
33*4882a593Smuzhiyun #define FSP2_CONF_ERR "ibm,conf-error-irq"
34*4882a593Smuzhiyun #define FSP2_OPBD_ERR "ibm,opbd-error-irq"
35*4882a593Smuzhiyun #define FSP2_MCUE "ibm,mc-ue-irq"
36*4882a593Smuzhiyun #define FSP2_RST_WRN "ibm,reset-warning-irq"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static __initdata struct of_device_id fsp2_of_bus[] = {
39*4882a593Smuzhiyun { .compatible = "ibm,plb4", },
40*4882a593Smuzhiyun { .compatible = "ibm,plb6", },
41*4882a593Smuzhiyun { .compatible = "ibm,opb", },
42*4882a593Smuzhiyun {},
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
l2regs(void)45*4882a593Smuzhiyun static void l2regs(void)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun pr_err("L2 Controller:\n");
48*4882a593Smuzhiyun pr_err("MCK: 0x%08x\n", mfl2(L2MCK));
49*4882a593Smuzhiyun pr_err("INT: 0x%08x\n", mfl2(L2INT));
50*4882a593Smuzhiyun pr_err("PLBSTAT0: 0x%08x\n", mfl2(L2PLBSTAT0));
51*4882a593Smuzhiyun pr_err("PLBSTAT1: 0x%08x\n", mfl2(L2PLBSTAT1));
52*4882a593Smuzhiyun pr_err("ARRSTAT0: 0x%08x\n", mfl2(L2ARRSTAT0));
53*4882a593Smuzhiyun pr_err("ARRSTAT1: 0x%08x\n", mfl2(L2ARRSTAT1));
54*4882a593Smuzhiyun pr_err("ARRSTAT2: 0x%08x\n", mfl2(L2ARRSTAT2));
55*4882a593Smuzhiyun pr_err("CPUSTAT: 0x%08x\n", mfl2(L2CPUSTAT));
56*4882a593Smuzhiyun pr_err("RACSTAT0: 0x%08x\n", mfl2(L2RACSTAT0));
57*4882a593Smuzhiyun pr_err("WACSTAT0: 0x%08x\n", mfl2(L2WACSTAT0));
58*4882a593Smuzhiyun pr_err("WACSTAT1: 0x%08x\n", mfl2(L2WACSTAT1));
59*4882a593Smuzhiyun pr_err("WACSTAT2: 0x%08x\n", mfl2(L2WACSTAT2));
60*4882a593Smuzhiyun pr_err("WDFSTAT: 0x%08x\n", mfl2(L2WDFSTAT));
61*4882a593Smuzhiyun pr_err("LOG0: 0x%08x\n", mfl2(L2LOG0));
62*4882a593Smuzhiyun pr_err("LOG1: 0x%08x\n", mfl2(L2LOG1));
63*4882a593Smuzhiyun pr_err("LOG2: 0x%08x\n", mfl2(L2LOG2));
64*4882a593Smuzhiyun pr_err("LOG3: 0x%08x\n", mfl2(L2LOG3));
65*4882a593Smuzhiyun pr_err("LOG4: 0x%08x\n", mfl2(L2LOG4));
66*4882a593Smuzhiyun pr_err("LOG5: 0x%08x\n", mfl2(L2LOG5));
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
show_plbopb_regs(u32 base,int num)69*4882a593Smuzhiyun static void show_plbopb_regs(u32 base, int num)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun pr_err("\nPLBOPB Bridge %d:\n", num);
72*4882a593Smuzhiyun pr_err("GESR0: 0x%08x\n", mfdcr(base + PLB4OPB_GESR0));
73*4882a593Smuzhiyun pr_err("GESR1: 0x%08x\n", mfdcr(base + PLB4OPB_GESR1));
74*4882a593Smuzhiyun pr_err("GESR2: 0x%08x\n", mfdcr(base + PLB4OPB_GESR2));
75*4882a593Smuzhiyun pr_err("GEARU: 0x%08x\n", mfdcr(base + PLB4OPB_GEARU));
76*4882a593Smuzhiyun pr_err("GEAR: 0x%08x\n", mfdcr(base + PLB4OPB_GEAR));
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
bus_err_handler(int irq,void * data)79*4882a593Smuzhiyun static irqreturn_t bus_err_handler(int irq, void *data)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun pr_err("Bus Error\n");
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun l2regs();
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun pr_err("\nPLB6 Controller:\n");
86*4882a593Smuzhiyun pr_err("BC_SHD: 0x%08x\n", mfdcr(DCRN_PLB6_SHD));
87*4882a593Smuzhiyun pr_err("BC_ERR: 0x%08x\n", mfdcr(DCRN_PLB6_ERR));
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun pr_err("\nPLB6-to-PLB4 Bridge:\n");
90*4882a593Smuzhiyun pr_err("ESR: 0x%08x\n", mfdcr(DCRN_PLB6PLB4_ESR));
91*4882a593Smuzhiyun pr_err("EARH: 0x%08x\n", mfdcr(DCRN_PLB6PLB4_EARH));
92*4882a593Smuzhiyun pr_err("EARL: 0x%08x\n", mfdcr(DCRN_PLB6PLB4_EARL));
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun pr_err("\nPLB4-to-PLB6 Bridge:\n");
95*4882a593Smuzhiyun pr_err("ESR: 0x%08x\n", mfdcr(DCRN_PLB4PLB6_ESR));
96*4882a593Smuzhiyun pr_err("EARH: 0x%08x\n", mfdcr(DCRN_PLB4PLB6_EARH));
97*4882a593Smuzhiyun pr_err("EARL: 0x%08x\n", mfdcr(DCRN_PLB4PLB6_EARL));
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun pr_err("\nPLB6-to-MCIF Bridge:\n");
100*4882a593Smuzhiyun pr_err("BESR0: 0x%08x\n", mfdcr(DCRN_PLB6MCIF_BESR0));
101*4882a593Smuzhiyun pr_err("BESR1: 0x%08x\n", mfdcr(DCRN_PLB6MCIF_BESR1));
102*4882a593Smuzhiyun pr_err("BEARH: 0x%08x\n", mfdcr(DCRN_PLB6MCIF_BEARH));
103*4882a593Smuzhiyun pr_err("BEARL: 0x%08x\n", mfdcr(DCRN_PLB6MCIF_BEARL));
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun pr_err("\nPLB4 Arbiter:\n");
106*4882a593Smuzhiyun pr_err("P0ESRH 0x%08x\n", mfdcr(DCRN_PLB4_P0ESRH));
107*4882a593Smuzhiyun pr_err("P0ESRL 0x%08x\n", mfdcr(DCRN_PLB4_P0ESRL));
108*4882a593Smuzhiyun pr_err("P0EARH 0x%08x\n", mfdcr(DCRN_PLB4_P0EARH));
109*4882a593Smuzhiyun pr_err("P0EARH 0x%08x\n", mfdcr(DCRN_PLB4_P0EARH));
110*4882a593Smuzhiyun pr_err("P1ESRH 0x%08x\n", mfdcr(DCRN_PLB4_P1ESRH));
111*4882a593Smuzhiyun pr_err("P1ESRL 0x%08x\n", mfdcr(DCRN_PLB4_P1ESRL));
112*4882a593Smuzhiyun pr_err("P1EARH 0x%08x\n", mfdcr(DCRN_PLB4_P1EARH));
113*4882a593Smuzhiyun pr_err("P1EARH 0x%08x\n", mfdcr(DCRN_PLB4_P1EARH));
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun show_plbopb_regs(DCRN_PLB4OPB0_BASE, 0);
116*4882a593Smuzhiyun show_plbopb_regs(DCRN_PLB4OPB1_BASE, 1);
117*4882a593Smuzhiyun show_plbopb_regs(DCRN_PLB4OPB2_BASE, 2);
118*4882a593Smuzhiyun show_plbopb_regs(DCRN_PLB4OPB3_BASE, 3);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun pr_err("\nPLB4-to-AHB Bridge:\n");
121*4882a593Smuzhiyun pr_err("ESR: 0x%08x\n", mfdcr(DCRN_PLB4AHB_ESR));
122*4882a593Smuzhiyun pr_err("SEUAR: 0x%08x\n", mfdcr(DCRN_PLB4AHB_SEUAR));
123*4882a593Smuzhiyun pr_err("SELAR: 0x%08x\n", mfdcr(DCRN_PLB4AHB_SELAR));
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun pr_err("\nAHB-to-PLB4 Bridge:\n");
126*4882a593Smuzhiyun pr_err("\nESR: 0x%08x\n", mfdcr(DCRN_AHBPLB4_ESR));
127*4882a593Smuzhiyun pr_err("\nEAR: 0x%08x\n", mfdcr(DCRN_AHBPLB4_EAR));
128*4882a593Smuzhiyun panic("Bus Error\n");
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
cmu_err_handler(int irq,void * data)131*4882a593Smuzhiyun static irqreturn_t cmu_err_handler(int irq, void *data) {
132*4882a593Smuzhiyun pr_err("CMU Error\n");
133*4882a593Smuzhiyun pr_err("FIR0: 0x%08x\n", mfcmu(CMUN_FIR0));
134*4882a593Smuzhiyun panic("CMU Error\n");
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
conf_err_handler(int irq,void * data)137*4882a593Smuzhiyun static irqreturn_t conf_err_handler(int irq, void *data) {
138*4882a593Smuzhiyun pr_err("Configuration Logic Error\n");
139*4882a593Smuzhiyun pr_err("CONF_FIR: 0x%08x\n", mfdcr(DCRN_CONF_FIR_RWC));
140*4882a593Smuzhiyun pr_err("RPERR0: 0x%08x\n", mfdcr(DCRN_CONF_RPERR0));
141*4882a593Smuzhiyun pr_err("RPERR1: 0x%08x\n", mfdcr(DCRN_CONF_RPERR1));
142*4882a593Smuzhiyun panic("Configuration Logic Error\n");
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
opbd_err_handler(int irq,void * data)145*4882a593Smuzhiyun static irqreturn_t opbd_err_handler(int irq, void *data) {
146*4882a593Smuzhiyun panic("OPBD Error\n");
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
mcue_handler(int irq,void * data)149*4882a593Smuzhiyun static irqreturn_t mcue_handler(int irq, void *data) {
150*4882a593Smuzhiyun pr_err("DDR: Uncorrectable Error\n");
151*4882a593Smuzhiyun pr_err("MCSTAT: 0x%08x\n",
152*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_MCSTAT));
153*4882a593Smuzhiyun pr_err("MCOPT1: 0x%08x\n",
154*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_MCOPT1));
155*4882a593Smuzhiyun pr_err("MCOPT2: 0x%08x\n",
156*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_MCOPT2));
157*4882a593Smuzhiyun pr_err("PHYSTAT: 0x%08x\n",
158*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_PHYSTAT));
159*4882a593Smuzhiyun pr_err("CFGR0: 0x%08x\n",
160*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_CFGR0));
161*4882a593Smuzhiyun pr_err("CFGR1: 0x%08x\n",
162*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_CFGR1));
163*4882a593Smuzhiyun pr_err("CFGR2: 0x%08x\n",
164*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_CFGR2));
165*4882a593Smuzhiyun pr_err("CFGR3: 0x%08x\n",
166*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_CFGR3));
167*4882a593Smuzhiyun pr_err("SCRUB_CNTL: 0x%08x\n",
168*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_SCRUB_CNTL));
169*4882a593Smuzhiyun pr_err("ECCERR_PORT0: 0x%08x\n",
170*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_ECCERR_PORT0));
171*4882a593Smuzhiyun pr_err("ECCERR_ADDR_PORT0: 0x%08x\n",
172*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_ECCERR_ADDR_PORT0));
173*4882a593Smuzhiyun pr_err("ECCERR_CNT_PORT0: 0x%08x\n",
174*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_ECCERR_COUNT_PORT0));
175*4882a593Smuzhiyun pr_err("ECC_CHECK_PORT0: 0x%08x\n",
176*4882a593Smuzhiyun mfdcr(DCRN_DDR34_BASE + DCRN_DDR34_ECC_CHECK_PORT0));
177*4882a593Smuzhiyun pr_err("MCER0: 0x%08x\n",
178*4882a593Smuzhiyun mfdcr(DCRN_CW_BASE + DCRN_CW_MCER0));
179*4882a593Smuzhiyun pr_err("MCER1: 0x%08x\n",
180*4882a593Smuzhiyun mfdcr(DCRN_CW_BASE + DCRN_CW_MCER1));
181*4882a593Smuzhiyun pr_err("BESR: 0x%08x\n",
182*4882a593Smuzhiyun mfdcr(DCRN_PLB6MCIF_BESR0));
183*4882a593Smuzhiyun pr_err("BEARL: 0x%08x\n",
184*4882a593Smuzhiyun mfdcr(DCRN_PLB6MCIF_BEARL));
185*4882a593Smuzhiyun pr_err("BEARH: 0x%08x\n",
186*4882a593Smuzhiyun mfdcr(DCRN_PLB6MCIF_BEARH));
187*4882a593Smuzhiyun panic("DDR: Uncorrectable Error\n");
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
rst_wrn_handler(int irq,void * data)190*4882a593Smuzhiyun static irqreturn_t rst_wrn_handler(int irq, void *data) {
191*4882a593Smuzhiyun u32 crcs = mfcmu(CMUN_CRCS);
192*4882a593Smuzhiyun switch (crcs & CRCS_STAT_MASK) {
193*4882a593Smuzhiyun case CRCS_STAT_CHIP_RST_B:
194*4882a593Smuzhiyun panic("Received chassis-initiated reset request");
195*4882a593Smuzhiyun default:
196*4882a593Smuzhiyun panic("Unknown external reset: CRCS=0x%x", crcs);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
node_irq_request(const char * compat,irq_handler_t errirq_handler)200*4882a593Smuzhiyun static void node_irq_request(const char *compat, irq_handler_t errirq_handler)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct device_node *np;
203*4882a593Smuzhiyun unsigned int irq;
204*4882a593Smuzhiyun int32_t rc;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun for_each_compatible_node(np, NULL, compat) {
207*4882a593Smuzhiyun irq = irq_of_parse_and_map(np, 0);
208*4882a593Smuzhiyun if (irq == NO_IRQ) {
209*4882a593Smuzhiyun pr_err("device tree node %pOFn is missing a interrupt",
210*4882a593Smuzhiyun np);
211*4882a593Smuzhiyun of_node_put(np);
212*4882a593Smuzhiyun return;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun rc = request_irq(irq, errirq_handler, 0, np->name, np);
216*4882a593Smuzhiyun if (rc) {
217*4882a593Smuzhiyun pr_err("fsp_of_probe: request_irq failed: np=%pOF rc=%d",
218*4882a593Smuzhiyun np, rc);
219*4882a593Smuzhiyun of_node_put(np);
220*4882a593Smuzhiyun return;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
critical_irq_setup(void)225*4882a593Smuzhiyun static void critical_irq_setup(void)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun node_irq_request(FSP2_CMU_ERR, cmu_err_handler);
228*4882a593Smuzhiyun node_irq_request(FSP2_BUS_ERR, bus_err_handler);
229*4882a593Smuzhiyun node_irq_request(FSP2_CONF_ERR, conf_err_handler);
230*4882a593Smuzhiyun node_irq_request(FSP2_OPBD_ERR, opbd_err_handler);
231*4882a593Smuzhiyun node_irq_request(FSP2_MCUE, mcue_handler);
232*4882a593Smuzhiyun node_irq_request(FSP2_RST_WRN, rst_wrn_handler);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
fsp2_device_probe(void)235*4882a593Smuzhiyun static int __init fsp2_device_probe(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun of_platform_bus_probe(NULL, fsp2_of_bus, NULL);
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun machine_device_initcall(fsp2, fsp2_device_probe);
241*4882a593Smuzhiyun
fsp2_probe(void)242*4882a593Smuzhiyun static int __init fsp2_probe(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun u32 val;
245*4882a593Smuzhiyun unsigned long root = of_get_flat_dt_root();
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (!of_flat_dt_is_compatible(root, "ibm,fsp2"))
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Clear BC_ERR and mask snoopable request plb errors. */
251*4882a593Smuzhiyun val = mfdcr(DCRN_PLB6_CR0);
252*4882a593Smuzhiyun val |= 0x20000000;
253*4882a593Smuzhiyun mtdcr(DCRN_PLB6_BASE, val);
254*4882a593Smuzhiyun mtdcr(DCRN_PLB6_HD, 0xffff0000);
255*4882a593Smuzhiyun mtdcr(DCRN_PLB6_SHD, 0xffff0000);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* TVSENSE reset is blocked (clock gated) by the POR default of the TVS
258*4882a593Smuzhiyun * sleep config bit. As a consequence, TVSENSE will provide erratic
259*4882a593Smuzhiyun * sensor values, which may result in spurious (parity) errors
260*4882a593Smuzhiyun * recorded in the CMU FIR and leading to erroneous interrupt requests
261*4882a593Smuzhiyun * once the CMU interrupt is unmasked.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* 1. set TVS1[UNDOZE] */
265*4882a593Smuzhiyun val = mfcmu(CMUN_TVS1);
266*4882a593Smuzhiyun val |= 0x4;
267*4882a593Smuzhiyun mtcmu(CMUN_TVS1, val);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* 2. clear FIR[TVS] and FIR[TVSPAR] */
270*4882a593Smuzhiyun val = mfcmu(CMUN_FIR0);
271*4882a593Smuzhiyun val |= 0x30000000;
272*4882a593Smuzhiyun mtcmu(CMUN_FIR0, val);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* L2 machine checks */
275*4882a593Smuzhiyun mtl2(L2PLBMCKEN0, 0xffffffff);
276*4882a593Smuzhiyun mtl2(L2PLBMCKEN1, 0x0000ffff);
277*4882a593Smuzhiyun mtl2(L2ARRMCKEN0, 0xffffffff);
278*4882a593Smuzhiyun mtl2(L2ARRMCKEN1, 0xffffffff);
279*4882a593Smuzhiyun mtl2(L2ARRMCKEN2, 0xfffff000);
280*4882a593Smuzhiyun mtl2(L2CPUMCKEN, 0xffffffff);
281*4882a593Smuzhiyun mtl2(L2RACMCKEN0, 0xffffffff);
282*4882a593Smuzhiyun mtl2(L2WACMCKEN0, 0xffffffff);
283*4882a593Smuzhiyun mtl2(L2WACMCKEN1, 0xffffffff);
284*4882a593Smuzhiyun mtl2(L2WACMCKEN2, 0xffffffff);
285*4882a593Smuzhiyun mtl2(L2WDFMCKEN, 0xffffffff);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* L2 interrupts */
288*4882a593Smuzhiyun mtl2(L2PLBINTEN1, 0xffff0000);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * At a global level, enable all L2 machine checks and interrupts
292*4882a593Smuzhiyun * reported by the L2 subsystems, except for the external machine check
293*4882a593Smuzhiyun * input (UIC0.1).
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun mtl2(L2MCKEN, 0x000007ff);
296*4882a593Smuzhiyun mtl2(L2INTEN, 0x000004ff);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Enable FSP-2 configuration logic parity errors */
299*4882a593Smuzhiyun mtdcr(DCRN_CONF_EIR_RS, 0x80000000);
300*4882a593Smuzhiyun return 1;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
fsp2_irq_init(void)303*4882a593Smuzhiyun static void __init fsp2_irq_init(void)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun uic_init_tree();
306*4882a593Smuzhiyun critical_irq_setup();
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
define_machine(fsp2)309*4882a593Smuzhiyun define_machine(fsp2) {
310*4882a593Smuzhiyun .name = "FSP-2",
311*4882a593Smuzhiyun .probe = fsp2_probe,
312*4882a593Smuzhiyun .progress = udbg_progress,
313*4882a593Smuzhiyun .init_IRQ = fsp2_irq_init,
314*4882a593Smuzhiyun .get_irq = uic_get_irq,
315*4882a593Smuzhiyun .restart = ppc4xx_reset_system,
316*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
317*4882a593Smuzhiyun };
318