1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Performance counter support for PPC970-family processors.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/string.h>
8*4882a593Smuzhiyun #include <linux/perf_event.h>
9*4882a593Smuzhiyun #include <asm/reg.h>
10*4882a593Smuzhiyun #include <asm/cputable.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "internal.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun * Bits in event code for PPC970
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun #define PM_PMC_SH 12 /* PMC number (1-based) for direct events */
18*4882a593Smuzhiyun #define PM_PMC_MSK 0xf
19*4882a593Smuzhiyun #define PM_UNIT_SH 8 /* TTMMUX number and setting - unit select */
20*4882a593Smuzhiyun #define PM_UNIT_MSK 0xf
21*4882a593Smuzhiyun #define PM_SPCSEL_SH 6
22*4882a593Smuzhiyun #define PM_SPCSEL_MSK 3
23*4882a593Smuzhiyun #define PM_BYTE_SH 4 /* Byte number of event bus to use */
24*4882a593Smuzhiyun #define PM_BYTE_MSK 3
25*4882a593Smuzhiyun #define PM_PMCSEL_MSK 0xf
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Values in PM_UNIT field */
28*4882a593Smuzhiyun #define PM_NONE 0
29*4882a593Smuzhiyun #define PM_FPU 1
30*4882a593Smuzhiyun #define PM_VPU 2
31*4882a593Smuzhiyun #define PM_ISU 3
32*4882a593Smuzhiyun #define PM_IFU 4
33*4882a593Smuzhiyun #define PM_IDU 5
34*4882a593Smuzhiyun #define PM_STS 6
35*4882a593Smuzhiyun #define PM_LSU0 7
36*4882a593Smuzhiyun #define PM_LSU1U 8
37*4882a593Smuzhiyun #define PM_LSU1L 9
38*4882a593Smuzhiyun #define PM_LASTUNIT 9
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Bits in MMCR0 for PPC970
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #define MMCR0_PMC1SEL_SH 8
44*4882a593Smuzhiyun #define MMCR0_PMC2SEL_SH 1
45*4882a593Smuzhiyun #define MMCR_PMCSEL_MSK 0x1f
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun * Bits in MMCR1 for PPC970
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #define MMCR1_TTM0SEL_SH 62
51*4882a593Smuzhiyun #define MMCR1_TTM1SEL_SH 59
52*4882a593Smuzhiyun #define MMCR1_TTM3SEL_SH 53
53*4882a593Smuzhiyun #define MMCR1_TTMSEL_MSK 3
54*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG0SEL_SH 50
55*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG1SEL_SH 48
56*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG2SEL_SH 46
57*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG3SEL_SH 44
58*4882a593Smuzhiyun #define MMCR1_PMC1_ADDER_SEL_SH 39
59*4882a593Smuzhiyun #define MMCR1_PMC2_ADDER_SEL_SH 38
60*4882a593Smuzhiyun #define MMCR1_PMC6_ADDER_SEL_SH 37
61*4882a593Smuzhiyun #define MMCR1_PMC5_ADDER_SEL_SH 36
62*4882a593Smuzhiyun #define MMCR1_PMC8_ADDER_SEL_SH 35
63*4882a593Smuzhiyun #define MMCR1_PMC7_ADDER_SEL_SH 34
64*4882a593Smuzhiyun #define MMCR1_PMC3_ADDER_SEL_SH 33
65*4882a593Smuzhiyun #define MMCR1_PMC4_ADDER_SEL_SH 32
66*4882a593Smuzhiyun #define MMCR1_PMC3SEL_SH 27
67*4882a593Smuzhiyun #define MMCR1_PMC4SEL_SH 22
68*4882a593Smuzhiyun #define MMCR1_PMC5SEL_SH 17
69*4882a593Smuzhiyun #define MMCR1_PMC6SEL_SH 12
70*4882a593Smuzhiyun #define MMCR1_PMC7SEL_SH 7
71*4882a593Smuzhiyun #define MMCR1_PMC8SEL_SH 2
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun static short mmcr1_adder_bits[8] = {
74*4882a593Smuzhiyun MMCR1_PMC1_ADDER_SEL_SH,
75*4882a593Smuzhiyun MMCR1_PMC2_ADDER_SEL_SH,
76*4882a593Smuzhiyun MMCR1_PMC3_ADDER_SEL_SH,
77*4882a593Smuzhiyun MMCR1_PMC4_ADDER_SEL_SH,
78*4882a593Smuzhiyun MMCR1_PMC5_ADDER_SEL_SH,
79*4882a593Smuzhiyun MMCR1_PMC6_ADDER_SEL_SH,
80*4882a593Smuzhiyun MMCR1_PMC7_ADDER_SEL_SH,
81*4882a593Smuzhiyun MMCR1_PMC8_ADDER_SEL_SH
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /*
85*4882a593Smuzhiyun * Layout of constraint bits:
86*4882a593Smuzhiyun * 6666555555555544444444443333333333222222222211111111110000000000
87*4882a593Smuzhiyun * 3210987654321098765432109876543210987654321098765432109876543210
88*4882a593Smuzhiyun * <><><>[ >[ >[ >< >< >< >< ><><><><><><><><>
89*4882a593Smuzhiyun * SPT0T1 UC PS1 PS2 B0 B1 B2 B3 P1P2P3P4P5P6P7P8
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * SP - SPCSEL constraint
92*4882a593Smuzhiyun * 48-49: SPCSEL value 0x3_0000_0000_0000
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * T0 - TTM0 constraint
95*4882a593Smuzhiyun * 46-47: TTM0SEL value (0=FPU, 2=IFU, 3=VPU) 0xC000_0000_0000
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * T1 - TTM1 constraint
98*4882a593Smuzhiyun * 44-45: TTM1SEL value (0=IDU, 3=STS) 0x3000_0000_0000
99*4882a593Smuzhiyun *
100*4882a593Smuzhiyun * UC - unit constraint: can't have all three of FPU|IFU|VPU, ISU, IDU|STS
101*4882a593Smuzhiyun * 43: UC3 error 0x0800_0000_0000
102*4882a593Smuzhiyun * 42: FPU|IFU|VPU events needed 0x0400_0000_0000
103*4882a593Smuzhiyun * 41: ISU events needed 0x0200_0000_0000
104*4882a593Smuzhiyun * 40: IDU|STS events needed 0x0100_0000_0000
105*4882a593Smuzhiyun *
106*4882a593Smuzhiyun * PS1
107*4882a593Smuzhiyun * 39: PS1 error 0x0080_0000_0000
108*4882a593Smuzhiyun * 36-38: count of events needing PMC1/2/5/6 0x0070_0000_0000
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * PS2
111*4882a593Smuzhiyun * 35: PS2 error 0x0008_0000_0000
112*4882a593Smuzhiyun * 32-34: count of events needing PMC3/4/7/8 0x0007_0000_0000
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * B0
115*4882a593Smuzhiyun * 28-31: Byte 0 event source 0xf000_0000
116*4882a593Smuzhiyun * Encoding as for the event code
117*4882a593Smuzhiyun *
118*4882a593Smuzhiyun * B1, B2, B3
119*4882a593Smuzhiyun * 24-27, 20-23, 16-19: Byte 1, 2, 3 event sources
120*4882a593Smuzhiyun *
121*4882a593Smuzhiyun * P1
122*4882a593Smuzhiyun * 15: P1 error 0x8000
123*4882a593Smuzhiyun * 14-15: Count of events needing PMC1
124*4882a593Smuzhiyun *
125*4882a593Smuzhiyun * P2..P8
126*4882a593Smuzhiyun * 0-13: Count of events needing PMC2..PMC8
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static unsigned char direct_marked_event[8] = {
130*4882a593Smuzhiyun (1<<2) | (1<<3), /* PMC1: PM_MRK_GRP_DISP, PM_MRK_ST_CMPL */
131*4882a593Smuzhiyun (1<<3) | (1<<5), /* PMC2: PM_THRESH_TIMEO, PM_MRK_BRU_FIN */
132*4882a593Smuzhiyun (1<<3) | (1<<5), /* PMC3: PM_MRK_ST_CMPL_INT, PM_MRK_VMX_FIN */
133*4882a593Smuzhiyun (1<<4) | (1<<5), /* PMC4: PM_MRK_GRP_CMPL, PM_MRK_CRU_FIN */
134*4882a593Smuzhiyun (1<<4) | (1<<5), /* PMC5: PM_GRP_MRK, PM_MRK_GRP_TIMEO */
135*4882a593Smuzhiyun (1<<3) | (1<<4) | (1<<5),
136*4882a593Smuzhiyun /* PMC6: PM_MRK_ST_STS, PM_MRK_FXU_FIN, PM_MRK_GRP_ISSUED */
137*4882a593Smuzhiyun (1<<4) | (1<<5), /* PMC7: PM_MRK_FPU_FIN, PM_MRK_INST_FIN */
138*4882a593Smuzhiyun (1<<4) /* PMC8: PM_MRK_LSU_FIN */
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /*
142*4882a593Smuzhiyun * Returns 1 if event counts things relating to marked instructions
143*4882a593Smuzhiyun * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
144*4882a593Smuzhiyun */
p970_marked_instr_event(u64 event)145*4882a593Smuzhiyun static int p970_marked_instr_event(u64 event)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int pmc, psel, unit, byte, bit;
148*4882a593Smuzhiyun unsigned int mask;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
151*4882a593Smuzhiyun psel = event & PM_PMCSEL_MSK;
152*4882a593Smuzhiyun if (pmc) {
153*4882a593Smuzhiyun if (direct_marked_event[pmc - 1] & (1 << psel))
154*4882a593Smuzhiyun return 1;
155*4882a593Smuzhiyun if (psel == 0) /* add events */
156*4882a593Smuzhiyun bit = (pmc <= 4)? pmc - 1: 8 - pmc;
157*4882a593Smuzhiyun else if (psel == 7 || psel == 13) /* decode events */
158*4882a593Smuzhiyun bit = 4;
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun return 0;
161*4882a593Smuzhiyun } else
162*4882a593Smuzhiyun bit = psel;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
165*4882a593Smuzhiyun unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
166*4882a593Smuzhiyun mask = 0;
167*4882a593Smuzhiyun switch (unit) {
168*4882a593Smuzhiyun case PM_VPU:
169*4882a593Smuzhiyun mask = 0x4c; /* byte 0 bits 2,3,6 */
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun case PM_LSU0:
172*4882a593Smuzhiyun /* byte 2 bits 0,2,3,4,6; all of byte 1 */
173*4882a593Smuzhiyun mask = 0x085dff00;
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case PM_LSU1L:
176*4882a593Smuzhiyun mask = 0x50 << 24; /* byte 3 bits 4,6 */
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun return (mask >> (byte * 8 + bit)) & 1;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Masks and values for using events from the various units */
183*4882a593Smuzhiyun static unsigned long unit_cons[PM_LASTUNIT+1][2] = {
184*4882a593Smuzhiyun [PM_FPU] = { 0xc80000000000ull, 0x040000000000ull },
185*4882a593Smuzhiyun [PM_VPU] = { 0xc80000000000ull, 0xc40000000000ull },
186*4882a593Smuzhiyun [PM_ISU] = { 0x080000000000ull, 0x020000000000ull },
187*4882a593Smuzhiyun [PM_IFU] = { 0xc80000000000ull, 0x840000000000ull },
188*4882a593Smuzhiyun [PM_IDU] = { 0x380000000000ull, 0x010000000000ull },
189*4882a593Smuzhiyun [PM_STS] = { 0x380000000000ull, 0x310000000000ull },
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun
p970_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp)192*4882a593Smuzhiyun static int p970_get_constraint(u64 event, unsigned long *maskp,
193*4882a593Smuzhiyun unsigned long *valp)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun int pmc, byte, unit, sh, spcsel;
196*4882a593Smuzhiyun unsigned long mask = 0, value = 0;
197*4882a593Smuzhiyun int grp = -1;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
200*4882a593Smuzhiyun if (pmc) {
201*4882a593Smuzhiyun if (pmc > 8)
202*4882a593Smuzhiyun return -1;
203*4882a593Smuzhiyun sh = (pmc - 1) * 2;
204*4882a593Smuzhiyun mask |= 2 << sh;
205*4882a593Smuzhiyun value |= 1 << sh;
206*4882a593Smuzhiyun grp = ((pmc - 1) >> 1) & 1;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
209*4882a593Smuzhiyun if (unit) {
210*4882a593Smuzhiyun if (unit > PM_LASTUNIT)
211*4882a593Smuzhiyun return -1;
212*4882a593Smuzhiyun mask |= unit_cons[unit][0];
213*4882a593Smuzhiyun value |= unit_cons[unit][1];
214*4882a593Smuzhiyun byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun * Bus events on bytes 0 and 2 can be counted
217*4882a593Smuzhiyun * on PMC1/2/5/6; bytes 1 and 3 on PMC3/4/7/8.
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun if (!pmc)
220*4882a593Smuzhiyun grp = byte & 1;
221*4882a593Smuzhiyun /* Set byte lane select field */
222*4882a593Smuzhiyun mask |= 0xfULL << (28 - 4 * byte);
223*4882a593Smuzhiyun value |= (unsigned long)unit << (28 - 4 * byte);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun if (grp == 0) {
226*4882a593Smuzhiyun /* increment PMC1/2/5/6 field */
227*4882a593Smuzhiyun mask |= 0x8000000000ull;
228*4882a593Smuzhiyun value |= 0x1000000000ull;
229*4882a593Smuzhiyun } else if (grp == 1) {
230*4882a593Smuzhiyun /* increment PMC3/4/7/8 field */
231*4882a593Smuzhiyun mask |= 0x800000000ull;
232*4882a593Smuzhiyun value |= 0x100000000ull;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun spcsel = (event >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
235*4882a593Smuzhiyun if (spcsel) {
236*4882a593Smuzhiyun mask |= 3ull << 48;
237*4882a593Smuzhiyun value |= (unsigned long)spcsel << 48;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun *maskp = mask;
240*4882a593Smuzhiyun *valp = value;
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
p970_get_alternatives(u64 event,unsigned int flags,u64 alt[])244*4882a593Smuzhiyun static int p970_get_alternatives(u64 event, unsigned int flags, u64 alt[])
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun alt[0] = event;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* 2 alternatives for LSU empty */
249*4882a593Smuzhiyun if (event == 0x2002 || event == 0x3002) {
250*4882a593Smuzhiyun alt[1] = event ^ 0x1000;
251*4882a593Smuzhiyun return 2;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 1;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
p970_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[])257*4882a593Smuzhiyun static int p970_compute_mmcr(u64 event[], int n_ev,
258*4882a593Smuzhiyun unsigned int hwc[], struct mmcr_regs *mmcr,
259*4882a593Smuzhiyun struct perf_event *pevents[])
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun unsigned long mmcr0 = 0, mmcr1 = 0, mmcra = 0;
262*4882a593Smuzhiyun unsigned int pmc, unit, byte, psel;
263*4882a593Smuzhiyun unsigned int ttm, grp;
264*4882a593Smuzhiyun unsigned int pmc_inuse = 0;
265*4882a593Smuzhiyun unsigned int pmc_grp_use[2];
266*4882a593Smuzhiyun unsigned char busbyte[4];
267*4882a593Smuzhiyun unsigned char unituse[16];
268*4882a593Smuzhiyun unsigned char unitmap[] = { 0, 0<<3, 3<<3, 1<<3, 2<<3, 0|4, 3|4 };
269*4882a593Smuzhiyun unsigned char ttmuse[2];
270*4882a593Smuzhiyun unsigned char pmcsel[8];
271*4882a593Smuzhiyun int i;
272*4882a593Smuzhiyun int spcsel;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (n_ev > 8)
275*4882a593Smuzhiyun return -1;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* First pass to count resource use */
278*4882a593Smuzhiyun pmc_grp_use[0] = pmc_grp_use[1] = 0;
279*4882a593Smuzhiyun memset(busbyte, 0, sizeof(busbyte));
280*4882a593Smuzhiyun memset(unituse, 0, sizeof(unituse));
281*4882a593Smuzhiyun for (i = 0; i < n_ev; ++i) {
282*4882a593Smuzhiyun pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
283*4882a593Smuzhiyun if (pmc) {
284*4882a593Smuzhiyun if (pmc_inuse & (1 << (pmc - 1)))
285*4882a593Smuzhiyun return -1;
286*4882a593Smuzhiyun pmc_inuse |= 1 << (pmc - 1);
287*4882a593Smuzhiyun /* count 1/2/5/6 vs 3/4/7/8 use */
288*4882a593Smuzhiyun ++pmc_grp_use[((pmc - 1) >> 1) & 1];
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
291*4882a593Smuzhiyun byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
292*4882a593Smuzhiyun if (unit) {
293*4882a593Smuzhiyun if (unit > PM_LASTUNIT)
294*4882a593Smuzhiyun return -1;
295*4882a593Smuzhiyun if (!pmc)
296*4882a593Smuzhiyun ++pmc_grp_use[byte & 1];
297*4882a593Smuzhiyun if (busbyte[byte] && busbyte[byte] != unit)
298*4882a593Smuzhiyun return -1;
299*4882a593Smuzhiyun busbyte[byte] = unit;
300*4882a593Smuzhiyun unituse[unit] = 1;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun if (pmc_grp_use[0] > 4 || pmc_grp_use[1] > 4)
304*4882a593Smuzhiyun return -1;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * Assign resources and set multiplexer selects.
308*4882a593Smuzhiyun *
309*4882a593Smuzhiyun * PM_ISU can go either on TTM0 or TTM1, but that's the only
310*4882a593Smuzhiyun * choice we have to deal with.
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun if (unituse[PM_ISU] &
313*4882a593Smuzhiyun (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_VPU]))
314*4882a593Smuzhiyun unitmap[PM_ISU] = 2 | 4; /* move ISU to TTM1 */
315*4882a593Smuzhiyun /* Set TTM[01]SEL fields. */
316*4882a593Smuzhiyun ttmuse[0] = ttmuse[1] = 0;
317*4882a593Smuzhiyun for (i = PM_FPU; i <= PM_STS; ++i) {
318*4882a593Smuzhiyun if (!unituse[i])
319*4882a593Smuzhiyun continue;
320*4882a593Smuzhiyun ttm = unitmap[i];
321*4882a593Smuzhiyun ++ttmuse[(ttm >> 2) & 1];
322*4882a593Smuzhiyun mmcr1 |= (unsigned long)(ttm & ~4) << MMCR1_TTM1SEL_SH;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun /* Check only one unit per TTMx */
325*4882a593Smuzhiyun if (ttmuse[0] > 1 || ttmuse[1] > 1)
326*4882a593Smuzhiyun return -1;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Set byte lane select fields and TTM3SEL. */
329*4882a593Smuzhiyun for (byte = 0; byte < 4; ++byte) {
330*4882a593Smuzhiyun unit = busbyte[byte];
331*4882a593Smuzhiyun if (!unit)
332*4882a593Smuzhiyun continue;
333*4882a593Smuzhiyun if (unit <= PM_STS)
334*4882a593Smuzhiyun ttm = (unitmap[unit] >> 2) & 1;
335*4882a593Smuzhiyun else if (unit == PM_LSU0)
336*4882a593Smuzhiyun ttm = 2;
337*4882a593Smuzhiyun else {
338*4882a593Smuzhiyun ttm = 3;
339*4882a593Smuzhiyun if (unit == PM_LSU1L && byte >= 2)
340*4882a593Smuzhiyun mmcr1 |= 1ull << (MMCR1_TTM3SEL_SH + 3 - byte);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun mmcr1 |= (unsigned long)ttm
343*4882a593Smuzhiyun << (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
347*4882a593Smuzhiyun memset(pmcsel, 0x8, sizeof(pmcsel)); /* 8 means don't count */
348*4882a593Smuzhiyun for (i = 0; i < n_ev; ++i) {
349*4882a593Smuzhiyun pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
350*4882a593Smuzhiyun unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
351*4882a593Smuzhiyun byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
352*4882a593Smuzhiyun psel = event[i] & PM_PMCSEL_MSK;
353*4882a593Smuzhiyun if (!pmc) {
354*4882a593Smuzhiyun /* Bus event or any-PMC direct event */
355*4882a593Smuzhiyun if (unit)
356*4882a593Smuzhiyun psel |= 0x10 | ((byte & 2) << 2);
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun psel |= 8;
359*4882a593Smuzhiyun for (pmc = 0; pmc < 8; ++pmc) {
360*4882a593Smuzhiyun if (pmc_inuse & (1 << pmc))
361*4882a593Smuzhiyun continue;
362*4882a593Smuzhiyun grp = (pmc >> 1) & 1;
363*4882a593Smuzhiyun if (unit) {
364*4882a593Smuzhiyun if (grp == (byte & 1))
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun } else if (pmc_grp_use[grp] < 4) {
367*4882a593Smuzhiyun ++pmc_grp_use[grp];
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun pmc_inuse |= 1 << pmc;
372*4882a593Smuzhiyun } else {
373*4882a593Smuzhiyun /* Direct event */
374*4882a593Smuzhiyun --pmc;
375*4882a593Smuzhiyun if (psel == 0 && (byte & 2))
376*4882a593Smuzhiyun /* add events on higher-numbered bus */
377*4882a593Smuzhiyun mmcr1 |= 1ull << mmcr1_adder_bits[pmc];
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun pmcsel[pmc] = psel;
380*4882a593Smuzhiyun hwc[i] = pmc;
381*4882a593Smuzhiyun spcsel = (event[i] >> PM_SPCSEL_SH) & PM_SPCSEL_MSK;
382*4882a593Smuzhiyun mmcr1 |= spcsel;
383*4882a593Smuzhiyun if (p970_marked_instr_event(event[i]))
384*4882a593Smuzhiyun mmcra |= MMCRA_SAMPLE_ENABLE;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun for (pmc = 0; pmc < 2; ++pmc)
387*4882a593Smuzhiyun mmcr0 |= pmcsel[pmc] << (MMCR0_PMC1SEL_SH - 7 * pmc);
388*4882a593Smuzhiyun for (; pmc < 8; ++pmc)
389*4882a593Smuzhiyun mmcr1 |= (unsigned long)pmcsel[pmc]
390*4882a593Smuzhiyun << (MMCR1_PMC3SEL_SH - 5 * (pmc - 2));
391*4882a593Smuzhiyun if (pmc_inuse & 1)
392*4882a593Smuzhiyun mmcr0 |= MMCR0_PMC1CE;
393*4882a593Smuzhiyun if (pmc_inuse & 0xfe)
394*4882a593Smuzhiyun mmcr0 |= MMCR0_PMCjCE;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun mmcra |= 0x2000; /* mark only one IOP per PPC instruction */
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Return MMCRx values */
399*4882a593Smuzhiyun mmcr->mmcr0 = mmcr0;
400*4882a593Smuzhiyun mmcr->mmcr1 = mmcr1;
401*4882a593Smuzhiyun mmcr->mmcra = mmcra;
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
p970_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)405*4882a593Smuzhiyun static void p970_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun int shift;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * Setting the PMCxSEL field to 0x08 disables PMC x.
411*4882a593Smuzhiyun */
412*4882a593Smuzhiyun if (pmc <= 1) {
413*4882a593Smuzhiyun shift = MMCR0_PMC1SEL_SH - 7 * pmc;
414*4882a593Smuzhiyun mmcr->mmcr0 = (mmcr->mmcr0 & ~(0x1fUL << shift)) | (0x08UL << shift);
415*4882a593Smuzhiyun } else {
416*4882a593Smuzhiyun shift = MMCR1_PMC3SEL_SH - 5 * (pmc - 2);
417*4882a593Smuzhiyun mmcr->mmcr1 = (mmcr->mmcr1 & ~(0x1fUL << shift)) | (0x08UL << shift);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun static int ppc970_generic_events[] = {
422*4882a593Smuzhiyun [PERF_COUNT_HW_CPU_CYCLES] = 7,
423*4882a593Smuzhiyun [PERF_COUNT_HW_INSTRUCTIONS] = 1,
424*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_REFERENCES] = 0x8810, /* PM_LD_REF_L1 */
425*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_MISSES] = 0x3810, /* PM_LD_MISS_L1 */
426*4882a593Smuzhiyun [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x431, /* PM_BR_ISSUED */
427*4882a593Smuzhiyun [PERF_COUNT_HW_BRANCH_MISSES] = 0x327, /* PM_GRP_BR_MPRED */
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define C(x) PERF_COUNT_HW_CACHE_##x
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun /*
433*4882a593Smuzhiyun * Table of generalized cache-related events.
434*4882a593Smuzhiyun * 0 means not supported, -1 means nonsensical, other values
435*4882a593Smuzhiyun * are event codes.
436*4882a593Smuzhiyun */
437*4882a593Smuzhiyun static u64 ppc970_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
438*4882a593Smuzhiyun [C(L1D)] = { /* RESULT_ACCESS RESULT_MISS */
439*4882a593Smuzhiyun [C(OP_READ)] = { 0x8810, 0x3810 },
440*4882a593Smuzhiyun [C(OP_WRITE)] = { 0x7810, 0x813 },
441*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0x731, 0 },
442*4882a593Smuzhiyun },
443*4882a593Smuzhiyun [C(L1I)] = { /* RESULT_ACCESS RESULT_MISS */
444*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0 },
445*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
446*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0, 0 },
447*4882a593Smuzhiyun },
448*4882a593Smuzhiyun [C(LL)] = { /* RESULT_ACCESS RESULT_MISS */
449*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0 },
450*4882a593Smuzhiyun [C(OP_WRITE)] = { 0, 0 },
451*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0x733, 0 },
452*4882a593Smuzhiyun },
453*4882a593Smuzhiyun [C(DTLB)] = { /* RESULT_ACCESS RESULT_MISS */
454*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0x704 },
455*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
456*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
457*4882a593Smuzhiyun },
458*4882a593Smuzhiyun [C(ITLB)] = { /* RESULT_ACCESS RESULT_MISS */
459*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0x700 },
460*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
461*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun [C(BPU)] = { /* RESULT_ACCESS RESULT_MISS */
464*4882a593Smuzhiyun [C(OP_READ)] = { 0x431, 0x327 },
465*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
466*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
467*4882a593Smuzhiyun },
468*4882a593Smuzhiyun [C(NODE)] = { /* RESULT_ACCESS RESULT_MISS */
469*4882a593Smuzhiyun [C(OP_READ)] = { -1, -1 },
470*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
471*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
472*4882a593Smuzhiyun },
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun static struct power_pmu ppc970_pmu = {
476*4882a593Smuzhiyun .name = "PPC970/FX/MP",
477*4882a593Smuzhiyun .n_counter = 8,
478*4882a593Smuzhiyun .max_alternatives = 2,
479*4882a593Smuzhiyun .add_fields = 0x001100005555ull,
480*4882a593Smuzhiyun .test_adder = 0x013300000000ull,
481*4882a593Smuzhiyun .compute_mmcr = p970_compute_mmcr,
482*4882a593Smuzhiyun .get_constraint = p970_get_constraint,
483*4882a593Smuzhiyun .get_alternatives = p970_get_alternatives,
484*4882a593Smuzhiyun .disable_pmc = p970_disable_pmc,
485*4882a593Smuzhiyun .n_generic = ARRAY_SIZE(ppc970_generic_events),
486*4882a593Smuzhiyun .generic_events = ppc970_generic_events,
487*4882a593Smuzhiyun .cache_events = &ppc970_cache_events,
488*4882a593Smuzhiyun .flags = PPMU_NO_SIPR | PPMU_NO_CONT_SAMPLING,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun
init_ppc970_pmu(void)491*4882a593Smuzhiyun int init_ppc970_pmu(void)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun if (!cur_cpu_spec->oprofile_cpu_type ||
494*4882a593Smuzhiyun (strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/970")
495*4882a593Smuzhiyun && strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/970MP")))
496*4882a593Smuzhiyun return -ENODEV;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun return register_power_pmu(&ppc970_pmu);
499*4882a593Smuzhiyun }
500