xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power9-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER9 processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun  * Copyright 2013 Michael Ellerman, IBM Corporation.
7*4882a593Smuzhiyun  * Copyright 2016 Madhavan Srinivasan, IBM Corporation.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define pr_fmt(fmt)	"power9-pmu: " fmt
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "isa207-common.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * Raw event encoding for Power9:
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  *        60        56        52        48        44        40        36        32
18*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
19*4882a593Smuzhiyun  *   | | [ ]                       [ ] [      thresh_cmp     ]   [  thresh_ctl   ]
20*4882a593Smuzhiyun  *   | |  |                         |                                     |
21*4882a593Smuzhiyun  *   | |  *- IFM (Linux)            |	               thresh start/stop -*
22*4882a593Smuzhiyun  *   | *- BHRB (Linux)              *sm
23*4882a593Smuzhiyun  *   *- EBB (Linux)
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  *        28        24        20        16        12         8         4         0
26*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
27*4882a593Smuzhiyun  *   [   ] [  sample ]   [cache]   [ pmc ]   [unit ]   []    m   [    pmcxsel    ]
28*4882a593Smuzhiyun  *     |        |           |                          |     |
29*4882a593Smuzhiyun  *     |        |           |                          |     *- mark
30*4882a593Smuzhiyun  *     |        |           *- L1/L2/L3 cache_sel      |
31*4882a593Smuzhiyun  *     |        |                                      |
32*4882a593Smuzhiyun  *     |        *- sampling mode for marked events     *- combine
33*4882a593Smuzhiyun  *     |
34*4882a593Smuzhiyun  *     *- thresh_sel
35*4882a593Smuzhiyun  *
36*4882a593Smuzhiyun  * Below uses IBM bit numbering.
37*4882a593Smuzhiyun  *
38*4882a593Smuzhiyun  * MMCR1[x:y] = unit    (PMCxUNIT)
39*4882a593Smuzhiyun  * MMCR1[24]   = pmc1combine[0]
40*4882a593Smuzhiyun  * MMCR1[25]   = pmc1combine[1]
41*4882a593Smuzhiyun  * MMCR1[26]   = pmc2combine[0]
42*4882a593Smuzhiyun  * MMCR1[27]   = pmc2combine[1]
43*4882a593Smuzhiyun  * MMCR1[28]   = pmc3combine[0]
44*4882a593Smuzhiyun  * MMCR1[29]   = pmc3combine[1]
45*4882a593Smuzhiyun  * MMCR1[30]   = pmc4combine[0]
46*4882a593Smuzhiyun  * MMCR1[31]   = pmc4combine[1]
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
49*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl
50*4882a593Smuzhiyun  * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
51*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl
52*4882a593Smuzhiyun  * else
53*4882a593Smuzhiyun  *	MMCRA[48:55] = thresh_ctl   (THRESH START/END)
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * if thresh_sel:
56*4882a593Smuzhiyun  *	MMCRA[45:47] = thresh_sel
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * if thresh_cmp:
59*4882a593Smuzhiyun  *	MMCRA[9:11] = thresh_cmp[0:2]
60*4882a593Smuzhiyun  *	MMCRA[12:18] = thresh_cmp[3:9]
61*4882a593Smuzhiyun  *
62*4882a593Smuzhiyun  * MMCR1[16] = cache_sel[2]
63*4882a593Smuzhiyun  * MMCR1[17] = cache_sel[3]
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  * if mark:
66*4882a593Smuzhiyun  *	MMCRA[63]    = 1		(SAMPLE_ENABLE)
67*4882a593Smuzhiyun  *	MMCRA[57:59] = sample[0:2]	(RAND_SAMP_ELIG)
68*4882a593Smuzhiyun  *	MMCRA[61:62] = sample[3:4]	(RAND_SAMP_MODE)
69*4882a593Smuzhiyun  *
70*4882a593Smuzhiyun  * if EBB and BHRB:
71*4882a593Smuzhiyun  *	MMCRA[32:33] = IFM
72*4882a593Smuzhiyun  *
73*4882a593Smuzhiyun  * MMCRA[SDAR_MODE]  = sm
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * Some power9 event codes.
78*4882a593Smuzhiyun  */
79*4882a593Smuzhiyun #define EVENT(_name, _code)	_name = _code,
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun enum {
82*4882a593Smuzhiyun #include "power9-events-list.h"
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #undef EVENT
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* MMCRA IFM bits - POWER9 */
88*4882a593Smuzhiyun #define POWER9_MMCRA_IFM1		0x0000000040000000UL
89*4882a593Smuzhiyun #define POWER9_MMCRA_IFM2		0x0000000080000000UL
90*4882a593Smuzhiyun #define POWER9_MMCRA_IFM3		0x00000000C0000000UL
91*4882a593Smuzhiyun #define POWER9_MMCRA_BHRB_MASK		0x00000000C0000000UL
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun extern u64 PERF_REG_EXTENDED_MASK;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* Nasty Power9 specific hack */
96*4882a593Smuzhiyun #define PVR_POWER9_CUMULUS		0x00002000
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* PowerISA v2.07 format attribute structure*/
99*4882a593Smuzhiyun extern struct attribute_group isa207_pmu_format_group;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun int p9_dd21_bl_ev[] = {
102*4882a593Smuzhiyun 	PM_MRK_ST_DONE_L2,
103*4882a593Smuzhiyun 	PM_RADIX_PWC_L1_HIT,
104*4882a593Smuzhiyun 	PM_FLOP_CMPL,
105*4882a593Smuzhiyun 	PM_MRK_NTF_FIN,
106*4882a593Smuzhiyun 	PM_RADIX_PWC_L2_HIT,
107*4882a593Smuzhiyun 	PM_IFETCH_THROTTLE,
108*4882a593Smuzhiyun 	PM_MRK_L2_TM_ST_ABORT_SISTER,
109*4882a593Smuzhiyun 	PM_RADIX_PWC_L3_HIT,
110*4882a593Smuzhiyun 	PM_RUN_CYC_SMT2_MODE,
111*4882a593Smuzhiyun 	PM_TM_TX_PASS_RUN_INST,
112*4882a593Smuzhiyun 	PM_DISP_HELD_SYNC_HOLD,
113*4882a593Smuzhiyun };
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun int p9_dd22_bl_ev[] = {
116*4882a593Smuzhiyun 	PM_DTLB_MISS_16G,
117*4882a593Smuzhiyun 	PM_DERAT_MISS_2M,
118*4882a593Smuzhiyun 	PM_DTLB_MISS_2M,
119*4882a593Smuzhiyun 	PM_MRK_DTLB_MISS_1G,
120*4882a593Smuzhiyun 	PM_DTLB_MISS_4K,
121*4882a593Smuzhiyun 	PM_DERAT_MISS_1G,
122*4882a593Smuzhiyun 	PM_MRK_DERAT_MISS_2M,
123*4882a593Smuzhiyun 	PM_MRK_DTLB_MISS_4K,
124*4882a593Smuzhiyun 	PM_MRK_DTLB_MISS_16G,
125*4882a593Smuzhiyun 	PM_DTLB_MISS_64K,
126*4882a593Smuzhiyun 	PM_MRK_DERAT_MISS_1G,
127*4882a593Smuzhiyun 	PM_MRK_DTLB_MISS_64K,
128*4882a593Smuzhiyun 	PM_DISP_HELD_SYNC_HOLD,
129*4882a593Smuzhiyun 	PM_DTLB_MISS_16M,
130*4882a593Smuzhiyun 	PM_DTLB_MISS_1G,
131*4882a593Smuzhiyun 	PM_MRK_DTLB_MISS_16M,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /* Table of alternatives, sorted by column 0 */
135*4882a593Smuzhiyun static const unsigned int power9_event_alternatives[][MAX_ALT] = {
136*4882a593Smuzhiyun 	{ PM_BR_2PATH,			PM_BR_2PATH_ALT },
137*4882a593Smuzhiyun 	{ PM_INST_DISP,			PM_INST_DISP_ALT },
138*4882a593Smuzhiyun 	{ PM_RUN_CYC_ALT,               PM_RUN_CYC },
139*4882a593Smuzhiyun 	{ PM_LD_MISS_L1,                PM_LD_MISS_L1_ALT },
140*4882a593Smuzhiyun 	{ PM_RUN_INST_CMPL_ALT,         PM_RUN_INST_CMPL },
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
power9_get_alternatives(u64 event,unsigned int flags,u64 alt[])143*4882a593Smuzhiyun static int power9_get_alternatives(u64 event, unsigned int flags, u64 alt[])
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	int num_alt = 0;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	num_alt = isa207_get_alternatives(event, alt,
148*4882a593Smuzhiyun 					  ARRAY_SIZE(power9_event_alternatives), flags,
149*4882a593Smuzhiyun 					  power9_event_alternatives);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return num_alt;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cpu-cycles,			PM_CYC);
155*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-frontend,	PM_ICT_NOSLOT_CYC);
156*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-backend,	PM_CMPLU_STALL);
157*4882a593Smuzhiyun GENERIC_EVENT_ATTR(instructions,		PM_INST_CMPL);
158*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-instructions,		PM_BR_CMPL);
159*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-misses,		PM_BR_MPRED_CMPL);
160*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-references,		PM_LD_REF_L1);
161*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-misses,		PM_LD_MISS_L1_FIN);
162*4882a593Smuzhiyun GENERIC_EVENT_ATTR(mem-loads,			MEM_LOADS);
163*4882a593Smuzhiyun GENERIC_EVENT_ATTR(mem-stores,			MEM_STORES);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-load-misses,		PM_LD_MISS_L1_FIN);
166*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-loads,		PM_LD_REF_L1);
167*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-prefetches,		PM_L1_PREF);
168*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-store-misses,	PM_ST_MISS_L1);
169*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-load-misses,		PM_L1_ICACHE_MISS);
170*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-loads,		PM_INST_FROM_L1);
171*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-prefetches,		PM_IC_PREF_WRITE);
172*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-load-misses,		PM_DATA_FROM_L3MISS);
173*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-loads,			PM_DATA_FROM_L3);
174*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-prefetches,		PM_L3_PREF_ALL);
175*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-load-misses,		PM_BR_MPRED_CMPL);
176*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-loads,			PM_BR_CMPL);
177*4882a593Smuzhiyun CACHE_EVENT_ATTR(dTLB-load-misses,		PM_DTLB_MISS);
178*4882a593Smuzhiyun CACHE_EVENT_ATTR(iTLB-load-misses,		PM_ITLB_MISS);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static struct attribute *power9_events_attr[] = {
181*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CYC),
182*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_ICT_NOSLOT_CYC),
183*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CMPLU_STALL),
184*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_INST_CMPL),
185*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_CMPL),
186*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_MPRED_CMPL),
187*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_REF_L1),
188*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_MISS_L1_FIN),
189*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(MEM_LOADS),
190*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(MEM_STORES),
191*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_MISS_L1_FIN),
192*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_REF_L1),
193*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L1_PREF),
194*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ST_MISS_L1),
195*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
196*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_INST_FROM_L1),
197*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_IC_PREF_WRITE),
198*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
199*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3),
200*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L3_PREF_ALL),
201*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
202*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BR_CMPL),
203*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DTLB_MISS),
204*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ITLB_MISS),
205*4882a593Smuzhiyun 	NULL
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static struct attribute_group power9_pmu_events_group = {
209*4882a593Smuzhiyun 	.name = "events",
210*4882a593Smuzhiyun 	.attrs = power9_events_attr,
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun PMU_FORMAT_ATTR(event,		"config:0-51");
214*4882a593Smuzhiyun PMU_FORMAT_ATTR(pmcxsel,	"config:0-7");
215*4882a593Smuzhiyun PMU_FORMAT_ATTR(mark,		"config:8");
216*4882a593Smuzhiyun PMU_FORMAT_ATTR(combine,	"config:10-11");
217*4882a593Smuzhiyun PMU_FORMAT_ATTR(unit,		"config:12-15");
218*4882a593Smuzhiyun PMU_FORMAT_ATTR(pmc,		"config:16-19");
219*4882a593Smuzhiyun PMU_FORMAT_ATTR(cache_sel,	"config:20-23");
220*4882a593Smuzhiyun PMU_FORMAT_ATTR(sample_mode,	"config:24-28");
221*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_sel,	"config:29-31");
222*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_stop,	"config:32-35");
223*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_start,	"config:36-39");
224*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_cmp,	"config:40-49");
225*4882a593Smuzhiyun PMU_FORMAT_ATTR(sdar_mode,	"config:50-51");
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct attribute *power9_pmu_format_attr[] = {
228*4882a593Smuzhiyun 	&format_attr_event.attr,
229*4882a593Smuzhiyun 	&format_attr_pmcxsel.attr,
230*4882a593Smuzhiyun 	&format_attr_mark.attr,
231*4882a593Smuzhiyun 	&format_attr_combine.attr,
232*4882a593Smuzhiyun 	&format_attr_unit.attr,
233*4882a593Smuzhiyun 	&format_attr_pmc.attr,
234*4882a593Smuzhiyun 	&format_attr_cache_sel.attr,
235*4882a593Smuzhiyun 	&format_attr_sample_mode.attr,
236*4882a593Smuzhiyun 	&format_attr_thresh_sel.attr,
237*4882a593Smuzhiyun 	&format_attr_thresh_stop.attr,
238*4882a593Smuzhiyun 	&format_attr_thresh_start.attr,
239*4882a593Smuzhiyun 	&format_attr_thresh_cmp.attr,
240*4882a593Smuzhiyun 	&format_attr_sdar_mode.attr,
241*4882a593Smuzhiyun 	NULL,
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static struct attribute_group power9_pmu_format_group = {
245*4882a593Smuzhiyun 	.name = "format",
246*4882a593Smuzhiyun 	.attrs = power9_pmu_format_attr,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun static const struct attribute_group *power9_pmu_attr_groups[] = {
250*4882a593Smuzhiyun 	&power9_pmu_format_group,
251*4882a593Smuzhiyun 	&power9_pmu_events_group,
252*4882a593Smuzhiyun 	NULL,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun static int power9_generic_events[] = {
256*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES] =			PM_CYC,
257*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =	PM_ICT_NOSLOT_CYC,
258*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =	PM_CMPLU_STALL,
259*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS] =			PM_INST_CMPL,
260*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =		PM_BR_CMPL,
261*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES] =			PM_BR_MPRED_CMPL,
262*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES] =		PM_LD_REF_L1,
263*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES] =			PM_LD_MISS_L1_FIN,
264*4882a593Smuzhiyun };
265*4882a593Smuzhiyun 
power9_bhrb_filter_map(u64 branch_sample_type)266*4882a593Smuzhiyun static u64 power9_bhrb_filter_map(u64 branch_sample_type)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	u64 pmu_bhrb_filter = 0;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	/* BHRB and regular PMU events share the same privilege state
271*4882a593Smuzhiyun 	 * filter configuration. BHRB is always recorded along with a
272*4882a593Smuzhiyun 	 * regular PMU event. As the privilege state filter is handled
273*4882a593Smuzhiyun 	 * in the basic PMC configuration of the accompanying regular
274*4882a593Smuzhiyun 	 * PMU event, we ignore any separate BHRB specific request.
275*4882a593Smuzhiyun 	 */
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* No branch filter requested */
278*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
279*4882a593Smuzhiyun 		return pmu_bhrb_filter;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	/* Invalid branch filter options - HW does not support */
282*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
283*4882a593Smuzhiyun 		return -1;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL)
286*4882a593Smuzhiyun 		return -1;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_CALL)
289*4882a593Smuzhiyun 		return -1;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
292*4882a593Smuzhiyun 		pmu_bhrb_filter |= POWER9_MMCRA_IFM1;
293*4882a593Smuzhiyun 		return pmu_bhrb_filter;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Every thing else is unsupported */
297*4882a593Smuzhiyun 	return -1;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
power9_config_bhrb(u64 pmu_bhrb_filter)300*4882a593Smuzhiyun static void power9_config_bhrb(u64 pmu_bhrb_filter)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	pmu_bhrb_filter &= POWER9_MMCRA_BHRB_MASK;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* Enable BHRB filter in PMU */
305*4882a593Smuzhiyun 	mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * Table of generalized cache-related events.
312*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
313*4882a593Smuzhiyun  * are event codes.
314*4882a593Smuzhiyun  */
315*4882a593Smuzhiyun static u64 power9_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
316*4882a593Smuzhiyun 	[ C(L1D) ] = {
317*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
318*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_LD_REF_L1,
319*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_LD_MISS_L1_FIN,
320*4882a593Smuzhiyun 		},
321*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
322*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
323*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_ST_MISS_L1,
324*4882a593Smuzhiyun 		},
325*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
326*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L1_PREF,
327*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
328*4882a593Smuzhiyun 		},
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun 	[ C(L1I) ] = {
331*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
332*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_INST_FROM_L1,
333*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_L1_ICACHE_MISS,
334*4882a593Smuzhiyun 		},
335*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
336*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L1_DEMAND_WRITE,
337*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
338*4882a593Smuzhiyun 		},
339*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
340*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_IC_PREF_WRITE,
341*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
342*4882a593Smuzhiyun 		},
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 	[ C(LL) ] = {
345*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
346*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_DATA_FROM_L3,
347*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_DATA_FROM_L3MISS,
348*4882a593Smuzhiyun 		},
349*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
350*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
351*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
352*4882a593Smuzhiyun 		},
353*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
354*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L3_PREF_ALL,
355*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
356*4882a593Smuzhiyun 		},
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun 	[ C(DTLB) ] = {
359*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
360*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
361*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_DTLB_MISS,
362*4882a593Smuzhiyun 		},
363*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
364*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
365*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
366*4882a593Smuzhiyun 		},
367*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
368*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
369*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
370*4882a593Smuzhiyun 		},
371*4882a593Smuzhiyun 	},
372*4882a593Smuzhiyun 	[ C(ITLB) ] = {
373*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
374*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
375*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_ITLB_MISS,
376*4882a593Smuzhiyun 		},
377*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
378*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
379*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
380*4882a593Smuzhiyun 		},
381*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
382*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
383*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
384*4882a593Smuzhiyun 		},
385*4882a593Smuzhiyun 	},
386*4882a593Smuzhiyun 	[ C(BPU) ] = {
387*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
388*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_BR_CMPL,
389*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_BR_MPRED_CMPL,
390*4882a593Smuzhiyun 		},
391*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
392*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
393*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
394*4882a593Smuzhiyun 		},
395*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
396*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
397*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
398*4882a593Smuzhiyun 		},
399*4882a593Smuzhiyun 	},
400*4882a593Smuzhiyun 	[ C(NODE) ] = {
401*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
402*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
403*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
404*4882a593Smuzhiyun 		},
405*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
406*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
407*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
408*4882a593Smuzhiyun 		},
409*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
410*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
411*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
412*4882a593Smuzhiyun 		},
413*4882a593Smuzhiyun 	},
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #undef C
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static struct power_pmu power9_pmu = {
419*4882a593Smuzhiyun 	.name			= "POWER9",
420*4882a593Smuzhiyun 	.n_counter		= MAX_PMU_COUNTERS,
421*4882a593Smuzhiyun 	.add_fields		= ISA207_ADD_FIELDS,
422*4882a593Smuzhiyun 	.test_adder		= ISA207_TEST_ADDER,
423*4882a593Smuzhiyun 	.group_constraint_mask	= CNST_CACHE_PMC4_MASK,
424*4882a593Smuzhiyun 	.group_constraint_val	= CNST_CACHE_PMC4_VAL,
425*4882a593Smuzhiyun 	.compute_mmcr		= isa207_compute_mmcr,
426*4882a593Smuzhiyun 	.config_bhrb		= power9_config_bhrb,
427*4882a593Smuzhiyun 	.bhrb_filter_map	= power9_bhrb_filter_map,
428*4882a593Smuzhiyun 	.get_constraint		= isa207_get_constraint,
429*4882a593Smuzhiyun 	.get_alternatives	= power9_get_alternatives,
430*4882a593Smuzhiyun 	.get_mem_data_src	= isa207_get_mem_data_src,
431*4882a593Smuzhiyun 	.get_mem_weight		= isa207_get_mem_weight,
432*4882a593Smuzhiyun 	.disable_pmc		= isa207_disable_pmc,
433*4882a593Smuzhiyun 	.flags			= PPMU_HAS_SIER | PPMU_ARCH_207S,
434*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power9_generic_events),
435*4882a593Smuzhiyun 	.generic_events		= power9_generic_events,
436*4882a593Smuzhiyun 	.cache_events		= &power9_cache_events,
437*4882a593Smuzhiyun 	.attr_groups		= power9_pmu_attr_groups,
438*4882a593Smuzhiyun 	.bhrb_nr		= 32,
439*4882a593Smuzhiyun 	.capabilities           = PERF_PMU_CAP_EXTENDED_REGS,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
init_power9_pmu(void)442*4882a593Smuzhiyun int init_power9_pmu(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	int rc = 0;
445*4882a593Smuzhiyun 	unsigned int pvr = mfspr(SPRN_PVR);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* Comes from cpu_specs[] */
448*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
449*4882a593Smuzhiyun 	    strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power9"))
450*4882a593Smuzhiyun 		return -ENODEV;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	/* Blacklist events */
453*4882a593Smuzhiyun 	if (!(pvr & PVR_POWER9_CUMULUS)) {
454*4882a593Smuzhiyun 		if ((PVR_CFG(pvr) == 2) && (PVR_MIN(pvr) == 1)) {
455*4882a593Smuzhiyun 			power9_pmu.blacklist_ev = p9_dd21_bl_ev;
456*4882a593Smuzhiyun 			power9_pmu.n_blacklist_ev = ARRAY_SIZE(p9_dd21_bl_ev);
457*4882a593Smuzhiyun 		} else if ((PVR_CFG(pvr) == 2) && (PVR_MIN(pvr) == 2)) {
458*4882a593Smuzhiyun 			power9_pmu.blacklist_ev = p9_dd22_bl_ev;
459*4882a593Smuzhiyun 			power9_pmu.n_blacklist_ev = ARRAY_SIZE(p9_dd22_bl_ev);
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* Set the PERF_REG_EXTENDED_MASK here */
464*4882a593Smuzhiyun 	PERF_REG_EXTENDED_MASK = PERF_REG_PMU_MASK_300;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	rc = register_power_pmu(&power9_pmu);
467*4882a593Smuzhiyun 	if (rc)
468*4882a593Smuzhiyun 		return rc;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* Tell userspace that EBB is supported */
471*4882a593Smuzhiyun 	cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475