xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power8-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER8 processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun  * Copyright 2013 Michael Ellerman, IBM Corporation.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt)	"power8-pmu: " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "isa207-common.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Some power8 event codes.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define EVENT(_name, _code)	_name = _code,
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun enum {
19*4882a593Smuzhiyun #include "power8-events-list.h"
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #undef EVENT
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* MMCRA IFM bits - POWER8 */
25*4882a593Smuzhiyun #define	POWER8_MMCRA_IFM1		0x0000000040000000UL
26*4882a593Smuzhiyun #define	POWER8_MMCRA_IFM2		0x0000000080000000UL
27*4882a593Smuzhiyun #define	POWER8_MMCRA_IFM3		0x00000000C0000000UL
28*4882a593Smuzhiyun #define	POWER8_MMCRA_BHRB_MASK		0x00000000C0000000UL
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * Raw event encoding for PowerISA v2.07 (Power8):
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  *        60        56        52        48        44        40        36        32
34*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
35*4882a593Smuzhiyun  *   | | [ ]                           [      thresh_cmp     ]   [  thresh_ctl   ]
36*4882a593Smuzhiyun  *   | |  |                                                              |
37*4882a593Smuzhiyun  *   | |  *- IFM (Linux)                 thresh start/stop OR FAB match -*
38*4882a593Smuzhiyun  *   | *- BHRB (Linux)
39*4882a593Smuzhiyun  *   *- EBB (Linux)
40*4882a593Smuzhiyun  *
41*4882a593Smuzhiyun  *        28        24        20        16        12         8         4         0
42*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
43*4882a593Smuzhiyun  *   [   ] [  sample ]   [cache]   [ pmc ]   [unit ]   c     m   [    pmcxsel    ]
44*4882a593Smuzhiyun  *     |        |           |                          |     |
45*4882a593Smuzhiyun  *     |        |           |                          |     *- mark
46*4882a593Smuzhiyun  *     |        |           *- L1/L2/L3 cache_sel      |
47*4882a593Smuzhiyun  *     |        |                                      |
48*4882a593Smuzhiyun  *     |        *- sampling mode for marked events     *- combine
49*4882a593Smuzhiyun  *     |
50*4882a593Smuzhiyun  *     *- thresh_sel
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * Below uses IBM bit numbering.
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * MMCR1[x:y] = unit    (PMCxUNIT)
55*4882a593Smuzhiyun  * MMCR1[x]   = combine (PMCxCOMB)
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
58*4882a593Smuzhiyun  *	# PM_MRK_FAB_RSP_MATCH
59*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl   (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
60*4882a593Smuzhiyun  * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
61*4882a593Smuzhiyun  *	# PM_MRK_FAB_RSP_MATCH_CYC
62*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl   (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
63*4882a593Smuzhiyun  * else
64*4882a593Smuzhiyun  *	MMCRA[48:55] = thresh_ctl   (THRESH START/END)
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  * if thresh_sel:
67*4882a593Smuzhiyun  *	MMCRA[45:47] = thresh_sel
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * if thresh_cmp:
70*4882a593Smuzhiyun  *	MMCRA[22:24] = thresh_cmp[0:2]
71*4882a593Smuzhiyun  *	MMCRA[25:31] = thresh_cmp[3:9]
72*4882a593Smuzhiyun  *
73*4882a593Smuzhiyun  * if unit == 6 or unit == 7
74*4882a593Smuzhiyun  *	MMCRC[53:55] = cache_sel[1:3]      (L2EVENT_SEL)
75*4882a593Smuzhiyun  * else if unit == 8 or unit == 9:
76*4882a593Smuzhiyun  *	if cache_sel[0] == 0: # L3 bank
77*4882a593Smuzhiyun  *		MMCRC[47:49] = cache_sel[1:3]  (L3EVENT_SEL0)
78*4882a593Smuzhiyun  *	else if cache_sel[0] == 1:
79*4882a593Smuzhiyun  *		MMCRC[50:51] = cache_sel[2:3]  (L3EVENT_SEL1)
80*4882a593Smuzhiyun  * else if cache_sel[1]: # L1 event
81*4882a593Smuzhiyun  *	MMCR1[16] = cache_sel[2]
82*4882a593Smuzhiyun  *	MMCR1[17] = cache_sel[3]
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * if mark:
85*4882a593Smuzhiyun  *	MMCRA[63]    = 1		(SAMPLE_ENABLE)
86*4882a593Smuzhiyun  *	MMCRA[57:59] = sample[0:2]	(RAND_SAMP_ELIG)
87*4882a593Smuzhiyun  *	MMCRA[61:62] = sample[3:4]	(RAND_SAMP_MODE)
88*4882a593Smuzhiyun  *
89*4882a593Smuzhiyun  * if EBB and BHRB:
90*4882a593Smuzhiyun  *	MMCRA[32:33] = IFM
91*4882a593Smuzhiyun  *
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* PowerISA v2.07 format attribute structure*/
95*4882a593Smuzhiyun extern struct attribute_group isa207_pmu_format_group;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Table of alternatives, sorted by column 0 */
98*4882a593Smuzhiyun static const unsigned int event_alternatives[][MAX_ALT] = {
99*4882a593Smuzhiyun 	{ PM_MRK_ST_CMPL,		PM_MRK_ST_CMPL_ALT },
100*4882a593Smuzhiyun 	{ PM_BR_MRK_2PATH,		PM_BR_MRK_2PATH_ALT },
101*4882a593Smuzhiyun 	{ PM_L3_CO_MEPF,		PM_L3_CO_MEPF_ALT },
102*4882a593Smuzhiyun 	{ PM_MRK_DATA_FROM_L2MISS,	PM_MRK_DATA_FROM_L2MISS_ALT },
103*4882a593Smuzhiyun 	{ PM_CMPLU_STALL_ALT,		PM_CMPLU_STALL },
104*4882a593Smuzhiyun 	{ PM_BR_2PATH,			PM_BR_2PATH_ALT },
105*4882a593Smuzhiyun 	{ PM_INST_DISP,			PM_INST_DISP_ALT },
106*4882a593Smuzhiyun 	{ PM_RUN_CYC_ALT,		PM_RUN_CYC },
107*4882a593Smuzhiyun 	{ PM_MRK_FILT_MATCH,		PM_MRK_FILT_MATCH_ALT },
108*4882a593Smuzhiyun 	{ PM_LD_MISS_L1,		PM_LD_MISS_L1_ALT },
109*4882a593Smuzhiyun 	{ PM_RUN_INST_CMPL_ALT,		PM_RUN_INST_CMPL },
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun 
power8_get_alternatives(u64 event,unsigned int flags,u64 alt[])112*4882a593Smuzhiyun static int power8_get_alternatives(u64 event, unsigned int flags, u64 alt[])
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	int num_alt = 0;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	num_alt = isa207_get_alternatives(event, alt,
117*4882a593Smuzhiyun 					  ARRAY_SIZE(event_alternatives), flags,
118*4882a593Smuzhiyun 					  event_alternatives);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	return num_alt;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cpu-cycles,			PM_CYC);
124*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-frontend,	PM_GCT_NOSLOT_CYC);
125*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-backend,	PM_CMPLU_STALL);
126*4882a593Smuzhiyun GENERIC_EVENT_ATTR(instructions,		PM_INST_CMPL);
127*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-instructions,		PM_BRU_FIN);
128*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-misses,		PM_BR_MPRED_CMPL);
129*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-references,		PM_LD_REF_L1);
130*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-misses,		PM_LD_MISS_L1);
131*4882a593Smuzhiyun GENERIC_EVENT_ATTR(mem_access,			MEM_ACCESS);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-load-misses,		PM_LD_MISS_L1);
134*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-loads,		PM_LD_REF_L1);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-prefetches,		PM_L1_PREF);
137*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-store-misses,	PM_ST_MISS_L1);
138*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-load-misses,		PM_L1_ICACHE_MISS);
139*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-loads,		PM_INST_FROM_L1);
140*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-prefetches,		PM_IC_PREF_WRITE);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-load-misses,		PM_DATA_FROM_L3MISS);
143*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-loads,			PM_DATA_FROM_L3);
144*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-prefetches,		PM_L3_PREF_ALL);
145*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-store-misses,		PM_L2_ST_MISS);
146*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-stores,			PM_L2_ST);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-load-misses,		PM_BR_MPRED_CMPL);
149*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-loads,			PM_BRU_FIN);
150*4882a593Smuzhiyun CACHE_EVENT_ATTR(dTLB-load-misses,		PM_DTLB_MISS);
151*4882a593Smuzhiyun CACHE_EVENT_ATTR(iTLB-load-misses,		PM_ITLB_MISS);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static struct attribute *power8_events_attr[] = {
154*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CYC),
155*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_GCT_NOSLOT_CYC),
156*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CMPLU_STALL),
157*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_INST_CMPL),
158*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BRU_FIN),
159*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_MPRED_CMPL),
160*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_REF_L1),
161*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_MISS_L1),
162*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(MEM_ACCESS),
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_MISS_L1),
165*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_REF_L1),
166*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L1_PREF),
167*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ST_MISS_L1),
168*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
169*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_INST_FROM_L1),
170*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_IC_PREF_WRITE),
171*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
172*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3),
173*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L3_PREF_ALL),
174*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L2_ST_MISS),
175*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L2_ST),
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
178*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BRU_FIN),
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DTLB_MISS),
181*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ITLB_MISS),
182*4882a593Smuzhiyun 	NULL
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static struct attribute_group power8_pmu_events_group = {
186*4882a593Smuzhiyun 	.name = "events",
187*4882a593Smuzhiyun 	.attrs = power8_events_attr,
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun static const struct attribute_group *power8_pmu_attr_groups[] = {
191*4882a593Smuzhiyun 	&isa207_pmu_format_group,
192*4882a593Smuzhiyun 	&power8_pmu_events_group,
193*4882a593Smuzhiyun 	NULL,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun static int power8_generic_events[] = {
197*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES] =			PM_CYC,
198*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =	PM_GCT_NOSLOT_CYC,
199*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =	PM_CMPLU_STALL,
200*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS] =			PM_INST_CMPL,
201*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =		PM_BRU_FIN,
202*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES] =			PM_BR_MPRED_CMPL,
203*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES] =		PM_LD_REF_L1,
204*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES] =			PM_LD_MISS_L1,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
power8_bhrb_filter_map(u64 branch_sample_type)207*4882a593Smuzhiyun static u64 power8_bhrb_filter_map(u64 branch_sample_type)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	u64 pmu_bhrb_filter = 0;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* BHRB and regular PMU events share the same privilege state
212*4882a593Smuzhiyun 	 * filter configuration. BHRB is always recorded along with a
213*4882a593Smuzhiyun 	 * regular PMU event. As the privilege state filter is handled
214*4882a593Smuzhiyun 	 * in the basic PMC configuration of the accompanying regular
215*4882a593Smuzhiyun 	 * PMU event, we ignore any separate BHRB specific request.
216*4882a593Smuzhiyun 	 */
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* No branch filter requested */
219*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
220*4882a593Smuzhiyun 		return pmu_bhrb_filter;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* Invalid branch filter options - HW does not support */
223*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
224*4882a593Smuzhiyun 		return -1;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL)
227*4882a593Smuzhiyun 		return -1;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_CALL)
230*4882a593Smuzhiyun 		return -1;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
233*4882a593Smuzhiyun 		pmu_bhrb_filter |= POWER8_MMCRA_IFM1;
234*4882a593Smuzhiyun 		return pmu_bhrb_filter;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Every thing else is unsupported */
238*4882a593Smuzhiyun 	return -1;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
power8_config_bhrb(u64 pmu_bhrb_filter)241*4882a593Smuzhiyun static void power8_config_bhrb(u64 pmu_bhrb_filter)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	pmu_bhrb_filter &= POWER8_MMCRA_BHRB_MASK;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Enable BHRB filter in PMU */
246*4882a593Smuzhiyun 	mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun  * Table of generalized cache-related events.
253*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
254*4882a593Smuzhiyun  * are event codes.
255*4882a593Smuzhiyun  */
256*4882a593Smuzhiyun static u64 power8_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
257*4882a593Smuzhiyun 	[ C(L1D) ] = {
258*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
259*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_LD_REF_L1,
260*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_LD_MISS_L1,
261*4882a593Smuzhiyun 		},
262*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
263*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
264*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_ST_MISS_L1,
265*4882a593Smuzhiyun 		},
266*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
267*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L1_PREF,
268*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
269*4882a593Smuzhiyun 		},
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun 	[ C(L1I) ] = {
272*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
273*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_INST_FROM_L1,
274*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_L1_ICACHE_MISS,
275*4882a593Smuzhiyun 		},
276*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
277*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L1_DEMAND_WRITE,
278*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
279*4882a593Smuzhiyun 		},
280*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
281*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_IC_PREF_WRITE,
282*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
283*4882a593Smuzhiyun 		},
284*4882a593Smuzhiyun 	},
285*4882a593Smuzhiyun 	[ C(LL) ] = {
286*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
287*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_DATA_FROM_L3,
288*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_DATA_FROM_L3MISS,
289*4882a593Smuzhiyun 		},
290*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
291*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L2_ST,
292*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_L2_ST_MISS,
293*4882a593Smuzhiyun 		},
294*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
295*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_L3_PREF_ALL,
296*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = 0,
297*4882a593Smuzhiyun 		},
298*4882a593Smuzhiyun 	},
299*4882a593Smuzhiyun 	[ C(DTLB) ] = {
300*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
301*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
302*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_DTLB_MISS,
303*4882a593Smuzhiyun 		},
304*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
305*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
306*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
307*4882a593Smuzhiyun 		},
308*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
309*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
310*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
311*4882a593Smuzhiyun 		},
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	[ C(ITLB) ] = {
314*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
315*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = 0,
316*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_ITLB_MISS,
317*4882a593Smuzhiyun 		},
318*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
319*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
320*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
321*4882a593Smuzhiyun 		},
322*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
323*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
324*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
325*4882a593Smuzhiyun 		},
326*4882a593Smuzhiyun 	},
327*4882a593Smuzhiyun 	[ C(BPU) ] = {
328*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
329*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = PM_BRU_FIN,
330*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = PM_BR_MPRED_CMPL,
331*4882a593Smuzhiyun 		},
332*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
333*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
334*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
335*4882a593Smuzhiyun 		},
336*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
337*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
338*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
339*4882a593Smuzhiyun 		},
340*4882a593Smuzhiyun 	},
341*4882a593Smuzhiyun 	[ C(NODE) ] = {
342*4882a593Smuzhiyun 		[ C(OP_READ) ] = {
343*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
344*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
345*4882a593Smuzhiyun 		},
346*4882a593Smuzhiyun 		[ C(OP_WRITE) ] = {
347*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
348*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
349*4882a593Smuzhiyun 		},
350*4882a593Smuzhiyun 		[ C(OP_PREFETCH) ] = {
351*4882a593Smuzhiyun 			[ C(RESULT_ACCESS) ] = -1,
352*4882a593Smuzhiyun 			[ C(RESULT_MISS)   ] = -1,
353*4882a593Smuzhiyun 		},
354*4882a593Smuzhiyun 	},
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #undef C
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun static struct power_pmu power8_pmu = {
360*4882a593Smuzhiyun 	.name			= "POWER8",
361*4882a593Smuzhiyun 	.n_counter		= MAX_PMU_COUNTERS,
362*4882a593Smuzhiyun 	.max_alternatives	= MAX_ALT + 1,
363*4882a593Smuzhiyun 	.add_fields		= ISA207_ADD_FIELDS,
364*4882a593Smuzhiyun 	.test_adder		= ISA207_TEST_ADDER,
365*4882a593Smuzhiyun 	.compute_mmcr		= isa207_compute_mmcr,
366*4882a593Smuzhiyun 	.config_bhrb		= power8_config_bhrb,
367*4882a593Smuzhiyun 	.bhrb_filter_map	= power8_bhrb_filter_map,
368*4882a593Smuzhiyun 	.get_constraint		= isa207_get_constraint,
369*4882a593Smuzhiyun 	.get_alternatives	= power8_get_alternatives,
370*4882a593Smuzhiyun 	.get_mem_data_src	= isa207_get_mem_data_src,
371*4882a593Smuzhiyun 	.get_mem_weight		= isa207_get_mem_weight,
372*4882a593Smuzhiyun 	.disable_pmc		= isa207_disable_pmc,
373*4882a593Smuzhiyun 	.flags			= PPMU_HAS_SIER | PPMU_ARCH_207S,
374*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power8_generic_events),
375*4882a593Smuzhiyun 	.generic_events		= power8_generic_events,
376*4882a593Smuzhiyun 	.cache_events		= &power8_cache_events,
377*4882a593Smuzhiyun 	.attr_groups		= power8_pmu_attr_groups,
378*4882a593Smuzhiyun 	.bhrb_nr		= 32,
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
init_power8_pmu(void)381*4882a593Smuzhiyun int init_power8_pmu(void)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	int rc;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
386*4882a593Smuzhiyun 	    strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power8"))
387*4882a593Smuzhiyun 		return -ENODEV;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	rc = register_power_pmu(&power8_pmu);
390*4882a593Smuzhiyun 	if (rc)
391*4882a593Smuzhiyun 		return rc;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	/* Tell userspace that EBB is supported */
394*4882a593Smuzhiyun 	cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_PMAO_BUG))
397*4882a593Smuzhiyun 		pr_info("PMAO restore workaround active.\n");
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401