xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power7-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER7 processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/perf_event.h>
9*4882a593Smuzhiyun #include <linux/string.h>
10*4882a593Smuzhiyun #include <asm/reg.h>
11*4882a593Smuzhiyun #include <asm/cputable.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "internal.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Bits in event code for POWER7
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define PM_PMC_SH	16	/* PMC number (1-based) for direct events */
19*4882a593Smuzhiyun #define PM_PMC_MSK	0xf
20*4882a593Smuzhiyun #define PM_PMC_MSKS	(PM_PMC_MSK << PM_PMC_SH)
21*4882a593Smuzhiyun #define PM_UNIT_SH	12	/* TTMMUX number and setting - unit select */
22*4882a593Smuzhiyun #define PM_UNIT_MSK	0xf
23*4882a593Smuzhiyun #define PM_COMBINE_SH	11	/* Combined event bit */
24*4882a593Smuzhiyun #define PM_COMBINE_MSK	1
25*4882a593Smuzhiyun #define PM_COMBINE_MSKS	0x800
26*4882a593Smuzhiyun #define PM_L2SEL_SH	8	/* L2 event select */
27*4882a593Smuzhiyun #define PM_L2SEL_MSK	7
28*4882a593Smuzhiyun #define PM_PMCSEL_MSK	0xff
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * Bits in MMCR1 for POWER7
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun #define MMCR1_TTM0SEL_SH	60
34*4882a593Smuzhiyun #define MMCR1_TTM1SEL_SH	56
35*4882a593Smuzhiyun #define MMCR1_TTM2SEL_SH	52
36*4882a593Smuzhiyun #define MMCR1_TTM3SEL_SH	48
37*4882a593Smuzhiyun #define MMCR1_TTMSEL_MSK	0xf
38*4882a593Smuzhiyun #define MMCR1_L2SEL_SH		45
39*4882a593Smuzhiyun #define MMCR1_L2SEL_MSK		7
40*4882a593Smuzhiyun #define MMCR1_PMC1_COMBINE_SH	35
41*4882a593Smuzhiyun #define MMCR1_PMC2_COMBINE_SH	34
42*4882a593Smuzhiyun #define MMCR1_PMC3_COMBINE_SH	33
43*4882a593Smuzhiyun #define MMCR1_PMC4_COMBINE_SH	32
44*4882a593Smuzhiyun #define MMCR1_PMC1SEL_SH	24
45*4882a593Smuzhiyun #define MMCR1_PMC2SEL_SH	16
46*4882a593Smuzhiyun #define MMCR1_PMC3SEL_SH	8
47*4882a593Smuzhiyun #define MMCR1_PMC4SEL_SH	0
48*4882a593Smuzhiyun #define MMCR1_PMCSEL_SH(n)	(MMCR1_PMC1SEL_SH - (n) * 8)
49*4882a593Smuzhiyun #define MMCR1_PMCSEL_MSK	0xff
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * Power7 event codes.
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define EVENT(_name, _code) \
55*4882a593Smuzhiyun 	_name = _code,
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun enum {
58*4882a593Smuzhiyun #include "power7-events-list.h"
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun #undef EVENT
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * Layout of constraint bits:
64*4882a593Smuzhiyun  * 6666555555555544444444443333333333222222222211111111110000000000
65*4882a593Smuzhiyun  * 3210987654321098765432109876543210987654321098765432109876543210
66*4882a593Smuzhiyun  *                                              < ><  ><><><><><><>
67*4882a593Smuzhiyun  *                                              L2  NC P6P5P4P3P2P1
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * L2 - 16-18 - Required L2SEL value (select field)
70*4882a593Smuzhiyun  *
71*4882a593Smuzhiyun  * NC - number of counters
72*4882a593Smuzhiyun  *     15: NC error 0x8000
73*4882a593Smuzhiyun  *     12-14: number of events needing PMC1-4 0x7000
74*4882a593Smuzhiyun  *
75*4882a593Smuzhiyun  * P6
76*4882a593Smuzhiyun  *     11: P6 error 0x800
77*4882a593Smuzhiyun  *     10-11: Count of events needing PMC6
78*4882a593Smuzhiyun  *
79*4882a593Smuzhiyun  * P1..P5
80*4882a593Smuzhiyun  *     0-9: Count of events needing PMC1..PMC5
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun 
power7_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp)83*4882a593Smuzhiyun static int power7_get_constraint(u64 event, unsigned long *maskp,
84*4882a593Smuzhiyun 				 unsigned long *valp)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	int pmc, sh, unit;
87*4882a593Smuzhiyun 	unsigned long mask = 0, value = 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
90*4882a593Smuzhiyun 	if (pmc) {
91*4882a593Smuzhiyun 		if (pmc > 6)
92*4882a593Smuzhiyun 			return -1;
93*4882a593Smuzhiyun 		sh = (pmc - 1) * 2;
94*4882a593Smuzhiyun 		mask |= 2 << sh;
95*4882a593Smuzhiyun 		value |= 1 << sh;
96*4882a593Smuzhiyun 		if (pmc >= 5 && !(event == 0x500fa || event == 0x600f4))
97*4882a593Smuzhiyun 			return -1;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	if (pmc < 5) {
100*4882a593Smuzhiyun 		/* need a counter from PMC1-4 set */
101*4882a593Smuzhiyun 		mask  |= 0x8000;
102*4882a593Smuzhiyun 		value |= 0x1000;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
106*4882a593Smuzhiyun 	if (unit == 6) {
107*4882a593Smuzhiyun 		/* L2SEL must be identical across events */
108*4882a593Smuzhiyun 		int l2sel = (event >> PM_L2SEL_SH) & PM_L2SEL_MSK;
109*4882a593Smuzhiyun 		mask  |= 0x7 << 16;
110*4882a593Smuzhiyun 		value |= l2sel << 16;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	*maskp = mask;
114*4882a593Smuzhiyun 	*valp = value;
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define MAX_ALT	2	/* at most 2 alternatives for any event */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const unsigned int event_alternatives[][MAX_ALT] = {
121*4882a593Smuzhiyun 	{ 0x200f2, 0x300f2 },		/* PM_INST_DISP */
122*4882a593Smuzhiyun 	{ 0x200f4, 0x600f4 },		/* PM_RUN_CYC */
123*4882a593Smuzhiyun 	{ 0x400fa, 0x500fa },		/* PM_RUN_INST_CMPL */
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun  * Scan the alternatives table for a match and return the
128*4882a593Smuzhiyun  * index into the alternatives table if found, else -1.
129*4882a593Smuzhiyun  */
find_alternative(u64 event)130*4882a593Smuzhiyun static int find_alternative(u64 event)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	int i, j;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
135*4882a593Smuzhiyun 		if (event < event_alternatives[i][0])
136*4882a593Smuzhiyun 			break;
137*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
138*4882a593Smuzhiyun 			if (event == event_alternatives[i][j])
139*4882a593Smuzhiyun 				return i;
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 	return -1;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
find_alternative_decode(u64 event)144*4882a593Smuzhiyun static s64 find_alternative_decode(u64 event)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	int pmc, psel;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* this only handles the 4x decode events */
149*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
150*4882a593Smuzhiyun 	psel = event & PM_PMCSEL_MSK;
151*4882a593Smuzhiyun 	if ((pmc == 2 || pmc == 4) && (psel & ~7) == 0x40)
152*4882a593Smuzhiyun 		return event - (1 << PM_PMC_SH) + 8;
153*4882a593Smuzhiyun 	if ((pmc == 1 || pmc == 3) && (psel & ~7) == 0x48)
154*4882a593Smuzhiyun 		return event + (1 << PM_PMC_SH) - 8;
155*4882a593Smuzhiyun 	return -1;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
power7_get_alternatives(u64 event,unsigned int flags,u64 alt[])158*4882a593Smuzhiyun static int power7_get_alternatives(u64 event, unsigned int flags, u64 alt[])
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int i, j, nalt = 1;
161*4882a593Smuzhiyun 	s64 ae;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	alt[0] = event;
164*4882a593Smuzhiyun 	nalt = 1;
165*4882a593Smuzhiyun 	i = find_alternative(event);
166*4882a593Smuzhiyun 	if (i >= 0) {
167*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT; ++j) {
168*4882a593Smuzhiyun 			ae = event_alternatives[i][j];
169*4882a593Smuzhiyun 			if (ae && ae != event)
170*4882a593Smuzhiyun 				alt[nalt++] = ae;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 	} else {
173*4882a593Smuzhiyun 		ae = find_alternative_decode(event);
174*4882a593Smuzhiyun 		if (ae > 0)
175*4882a593Smuzhiyun 			alt[nalt++] = ae;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	if (flags & PPMU_ONLY_COUNT_RUN) {
179*4882a593Smuzhiyun 		/*
180*4882a593Smuzhiyun 		 * We're only counting in RUN state,
181*4882a593Smuzhiyun 		 * so PM_CYC is equivalent to PM_RUN_CYC
182*4882a593Smuzhiyun 		 * and PM_INST_CMPL === PM_RUN_INST_CMPL.
183*4882a593Smuzhiyun 		 * This doesn't include alternatives that don't provide
184*4882a593Smuzhiyun 		 * any extra flexibility in assigning PMCs.
185*4882a593Smuzhiyun 		 */
186*4882a593Smuzhiyun 		j = nalt;
187*4882a593Smuzhiyun 		for (i = 0; i < nalt; ++i) {
188*4882a593Smuzhiyun 			switch (alt[i]) {
189*4882a593Smuzhiyun 			case 0x1e:	/* PM_CYC */
190*4882a593Smuzhiyun 				alt[j++] = 0x600f4;	/* PM_RUN_CYC */
191*4882a593Smuzhiyun 				break;
192*4882a593Smuzhiyun 			case 0x600f4:	/* PM_RUN_CYC */
193*4882a593Smuzhiyun 				alt[j++] = 0x1e;
194*4882a593Smuzhiyun 				break;
195*4882a593Smuzhiyun 			case 0x2:	/* PM_PPC_CMPL */
196*4882a593Smuzhiyun 				alt[j++] = 0x500fa;	/* PM_RUN_INST_CMPL */
197*4882a593Smuzhiyun 				break;
198*4882a593Smuzhiyun 			case 0x500fa:	/* PM_RUN_INST_CMPL */
199*4882a593Smuzhiyun 				alt[j++] = 0x2;	/* PM_PPC_CMPL */
200*4882a593Smuzhiyun 				break;
201*4882a593Smuzhiyun 			}
202*4882a593Smuzhiyun 		}
203*4882a593Smuzhiyun 		nalt = j;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return nalt;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * Returns 1 if event counts things relating to marked instructions
211*4882a593Smuzhiyun  * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
212*4882a593Smuzhiyun  */
power7_marked_instr_event(u64 event)213*4882a593Smuzhiyun static int power7_marked_instr_event(u64 event)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	int pmc, psel;
216*4882a593Smuzhiyun 	int unit;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
219*4882a593Smuzhiyun 	unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
220*4882a593Smuzhiyun 	psel = event & PM_PMCSEL_MSK & ~1;	/* trim off edge/level bit */
221*4882a593Smuzhiyun 	if (pmc >= 5)
222*4882a593Smuzhiyun 		return 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	switch (psel >> 4) {
225*4882a593Smuzhiyun 	case 2:
226*4882a593Smuzhiyun 		return pmc == 2 || pmc == 4;
227*4882a593Smuzhiyun 	case 3:
228*4882a593Smuzhiyun 		if (psel == 0x3c)
229*4882a593Smuzhiyun 			return pmc == 1;
230*4882a593Smuzhiyun 		if (psel == 0x3e)
231*4882a593Smuzhiyun 			return pmc != 2;
232*4882a593Smuzhiyun 		return 1;
233*4882a593Smuzhiyun 	case 4:
234*4882a593Smuzhiyun 	case 5:
235*4882a593Smuzhiyun 		return unit == 0xd;
236*4882a593Smuzhiyun 	case 6:
237*4882a593Smuzhiyun 		if (psel == 0x64)
238*4882a593Smuzhiyun 			return pmc >= 3;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	case 8:
241*4882a593Smuzhiyun 		return unit == 0xd;
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
power7_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[])246*4882a593Smuzhiyun static int power7_compute_mmcr(u64 event[], int n_ev,
247*4882a593Smuzhiyun 			       unsigned int hwc[], struct mmcr_regs *mmcr,
248*4882a593Smuzhiyun 			       struct perf_event *pevents[])
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	unsigned long mmcr1 = 0;
251*4882a593Smuzhiyun 	unsigned long mmcra = MMCRA_SDAR_DCACHE_MISS | MMCRA_SDAR_ERAT_MISS;
252*4882a593Smuzhiyun 	unsigned int pmc, unit, combine, l2sel, psel;
253*4882a593Smuzhiyun 	unsigned int pmc_inuse = 0;
254*4882a593Smuzhiyun 	int i;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* First pass to count resource use */
257*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
258*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
259*4882a593Smuzhiyun 		if (pmc) {
260*4882a593Smuzhiyun 			if (pmc > 6)
261*4882a593Smuzhiyun 				return -1;
262*4882a593Smuzhiyun 			if (pmc_inuse & (1 << (pmc - 1)))
263*4882a593Smuzhiyun 				return -1;
264*4882a593Smuzhiyun 			pmc_inuse |= 1 << (pmc - 1);
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Second pass: assign PMCs, set all MMCR1 fields */
269*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
270*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
271*4882a593Smuzhiyun 		unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
272*4882a593Smuzhiyun 		combine = (event[i] >> PM_COMBINE_SH) & PM_COMBINE_MSK;
273*4882a593Smuzhiyun 		l2sel = (event[i] >> PM_L2SEL_SH) & PM_L2SEL_MSK;
274*4882a593Smuzhiyun 		psel = event[i] & PM_PMCSEL_MSK;
275*4882a593Smuzhiyun 		if (!pmc) {
276*4882a593Smuzhiyun 			/* Bus event or any-PMC direct event */
277*4882a593Smuzhiyun 			for (pmc = 0; pmc < 4; ++pmc) {
278*4882a593Smuzhiyun 				if (!(pmc_inuse & (1 << pmc)))
279*4882a593Smuzhiyun 					break;
280*4882a593Smuzhiyun 			}
281*4882a593Smuzhiyun 			if (pmc >= 4)
282*4882a593Smuzhiyun 				return -1;
283*4882a593Smuzhiyun 			pmc_inuse |= 1 << pmc;
284*4882a593Smuzhiyun 		} else {
285*4882a593Smuzhiyun 			/* Direct or decoded event */
286*4882a593Smuzhiyun 			--pmc;
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 		if (pmc <= 3) {
289*4882a593Smuzhiyun 			mmcr1 |= (unsigned long) unit
290*4882a593Smuzhiyun 				<< (MMCR1_TTM0SEL_SH - 4 * pmc);
291*4882a593Smuzhiyun 			mmcr1 |= (unsigned long) combine
292*4882a593Smuzhiyun 				<< (MMCR1_PMC1_COMBINE_SH - pmc);
293*4882a593Smuzhiyun 			mmcr1 |= psel << MMCR1_PMCSEL_SH(pmc);
294*4882a593Smuzhiyun 			if (unit == 6)	/* L2 events */
295*4882a593Smuzhiyun 				mmcr1 |= (unsigned long) l2sel
296*4882a593Smuzhiyun 					<< MMCR1_L2SEL_SH;
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 		if (power7_marked_instr_event(event[i]))
299*4882a593Smuzhiyun 			mmcra |= MMCRA_SAMPLE_ENABLE;
300*4882a593Smuzhiyun 		hwc[i] = pmc;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	/* Return MMCRx values */
304*4882a593Smuzhiyun 	mmcr->mmcr0 = 0;
305*4882a593Smuzhiyun 	if (pmc_inuse & 1)
306*4882a593Smuzhiyun 		mmcr->mmcr0 = MMCR0_PMC1CE;
307*4882a593Smuzhiyun 	if (pmc_inuse & 0x3e)
308*4882a593Smuzhiyun 		mmcr->mmcr0 |= MMCR0_PMCjCE;
309*4882a593Smuzhiyun 	mmcr->mmcr1 = mmcr1;
310*4882a593Smuzhiyun 	mmcr->mmcra = mmcra;
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
power7_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)314*4882a593Smuzhiyun static void power7_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	if (pmc <= 3)
317*4882a593Smuzhiyun 		mmcr->mmcr1 &= ~(0xffUL << MMCR1_PMCSEL_SH(pmc));
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static int power7_generic_events[] = {
321*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES] =			PM_CYC,
322*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] =	PM_GCT_NOSLOT_CYC,
323*4882a593Smuzhiyun 	[PERF_COUNT_HW_STALLED_CYCLES_BACKEND] =	PM_CMPLU_STALL,
324*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS] =			PM_INST_CMPL,
325*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES] =		PM_LD_REF_L1,
326*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES] =			PM_LD_MISS_L1,
327*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =		PM_BRU_FIN,
328*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES] =			PM_BR_MPRED,
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun  * Table of generalized cache-related events.
335*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
336*4882a593Smuzhiyun  * are event codes.
337*4882a593Smuzhiyun  */
338*4882a593Smuzhiyun static u64 power7_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
339*4882a593Smuzhiyun 	[C(L1D)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
340*4882a593Smuzhiyun 		[C(OP_READ)] = {	0xc880,		0x400f0	},
341*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0,		0x300f0	},
342*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0xd8b8,		0	},
343*4882a593Smuzhiyun 	},
344*4882a593Smuzhiyun 	[C(L1I)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
345*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x200fc	},
346*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1	},
347*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0x408a,		0	},
348*4882a593Smuzhiyun 	},
349*4882a593Smuzhiyun 	[C(LL)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
350*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x16080,	0x26080	},
351*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0x16082,	0x26082	},
352*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0,		0	},
353*4882a593Smuzhiyun 	},
354*4882a593Smuzhiyun 	[C(DTLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
355*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x300fc	},
356*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1	},
357*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1	},
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun 	[C(ITLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
360*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x400fc	},
361*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1	},
362*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1	},
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun 	[C(BPU)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
365*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x10068,	0x400f6	},
366*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1	},
367*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1	},
368*4882a593Smuzhiyun 	},
369*4882a593Smuzhiyun 	[C(NODE)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
370*4882a593Smuzhiyun 		[C(OP_READ)] = {	-1,		-1	},
371*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1	},
372*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1	},
373*4882a593Smuzhiyun 	},
374*4882a593Smuzhiyun };
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cpu-cycles,			PM_CYC);
378*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-frontend,	PM_GCT_NOSLOT_CYC);
379*4882a593Smuzhiyun GENERIC_EVENT_ATTR(stalled-cycles-backend,	PM_CMPLU_STALL);
380*4882a593Smuzhiyun GENERIC_EVENT_ATTR(instructions,		PM_INST_CMPL);
381*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-references,		PM_LD_REF_L1);
382*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-misses,		PM_LD_MISS_L1);
383*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-instructions,		PM_BRU_FIN);
384*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-misses,		PM_BR_MPRED);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun #define EVENT(_name, _code)     POWER_EVENT_ATTR(_name, _name);
387*4882a593Smuzhiyun #include "power7-events-list.h"
388*4882a593Smuzhiyun #undef EVENT
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define EVENT(_name, _code)     POWER_EVENT_PTR(_name),
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct attribute *power7_events_attr[] = {
393*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CYC),
394*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_GCT_NOSLOT_CYC),
395*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_CMPLU_STALL),
396*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_INST_CMPL),
397*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_REF_L1),
398*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_MISS_L1),
399*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BRU_FIN),
400*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_MPRED),
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	#include "power7-events-list.h"
403*4882a593Smuzhiyun 	#undef EVENT
404*4882a593Smuzhiyun 	NULL
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun static struct attribute_group power7_pmu_events_group = {
408*4882a593Smuzhiyun 	.name = "events",
409*4882a593Smuzhiyun 	.attrs = power7_events_attr,
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun PMU_FORMAT_ATTR(event, "config:0-19");
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct attribute *power7_pmu_format_attr[] = {
415*4882a593Smuzhiyun 	&format_attr_event.attr,
416*4882a593Smuzhiyun 	NULL,
417*4882a593Smuzhiyun };
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct attribute_group power7_pmu_format_group = {
420*4882a593Smuzhiyun 	.name = "format",
421*4882a593Smuzhiyun 	.attrs = power7_pmu_format_attr,
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun static const struct attribute_group *power7_pmu_attr_groups[] = {
425*4882a593Smuzhiyun 	&power7_pmu_format_group,
426*4882a593Smuzhiyun 	&power7_pmu_events_group,
427*4882a593Smuzhiyun 	NULL,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct power_pmu power7_pmu = {
431*4882a593Smuzhiyun 	.name			= "POWER7",
432*4882a593Smuzhiyun 	.n_counter		= 6,
433*4882a593Smuzhiyun 	.max_alternatives	= MAX_ALT + 1,
434*4882a593Smuzhiyun 	.add_fields		= 0x1555ul,
435*4882a593Smuzhiyun 	.test_adder		= 0x3000ul,
436*4882a593Smuzhiyun 	.compute_mmcr		= power7_compute_mmcr,
437*4882a593Smuzhiyun 	.get_constraint		= power7_get_constraint,
438*4882a593Smuzhiyun 	.get_alternatives	= power7_get_alternatives,
439*4882a593Smuzhiyun 	.disable_pmc		= power7_disable_pmc,
440*4882a593Smuzhiyun 	.flags			= PPMU_ALT_SIPR,
441*4882a593Smuzhiyun 	.attr_groups		= power7_pmu_attr_groups,
442*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power7_generic_events),
443*4882a593Smuzhiyun 	.generic_events		= power7_generic_events,
444*4882a593Smuzhiyun 	.cache_events		= &power7_cache_events,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
init_power7_pmu(void)447*4882a593Smuzhiyun int init_power7_pmu(void)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
450*4882a593Smuzhiyun 	    strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power7"))
451*4882a593Smuzhiyun 		return -ENODEV;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	if (pvr_version_is(PVR_POWER7p))
454*4882a593Smuzhiyun 		power7_pmu.flags |= PPMU_SIAR_VALID;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return register_power_pmu(&power7_pmu);
457*4882a593Smuzhiyun }
458