1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Performance counter support for POWER6 processors.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/perf_event.h>
9*4882a593Smuzhiyun #include <linux/string.h>
10*4882a593Smuzhiyun #include <asm/reg.h>
11*4882a593Smuzhiyun #include <asm/cputable.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "internal.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * Bits in event code for POWER6
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define PM_PMC_SH 20 /* PMC number (1-based) for direct events */
19*4882a593Smuzhiyun #define PM_PMC_MSK 0x7
20*4882a593Smuzhiyun #define PM_PMC_MSKS (PM_PMC_MSK << PM_PMC_SH)
21*4882a593Smuzhiyun #define PM_UNIT_SH 16 /* Unit event comes (TTMxSEL encoding) */
22*4882a593Smuzhiyun #define PM_UNIT_MSK 0xf
23*4882a593Smuzhiyun #define PM_UNIT_MSKS (PM_UNIT_MSK << PM_UNIT_SH)
24*4882a593Smuzhiyun #define PM_LLAV 0x8000 /* Load lookahead match value */
25*4882a593Smuzhiyun #define PM_LLA 0x4000 /* Load lookahead match enable */
26*4882a593Smuzhiyun #define PM_BYTE_SH 12 /* Byte of event bus to use */
27*4882a593Smuzhiyun #define PM_BYTE_MSK 3
28*4882a593Smuzhiyun #define PM_SUBUNIT_SH 8 /* Subunit event comes from (NEST_SEL enc.) */
29*4882a593Smuzhiyun #define PM_SUBUNIT_MSK 7
30*4882a593Smuzhiyun #define PM_SUBUNIT_MSKS (PM_SUBUNIT_MSK << PM_SUBUNIT_SH)
31*4882a593Smuzhiyun #define PM_PMCSEL_MSK 0xff /* PMCxSEL value */
32*4882a593Smuzhiyun #define PM_BUSEVENT_MSK 0xf3700
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * Bits in MMCR1 for POWER6
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun #define MMCR1_TTM0SEL_SH 60
38*4882a593Smuzhiyun #define MMCR1_TTMSEL_SH(n) (MMCR1_TTM0SEL_SH - (n) * 4)
39*4882a593Smuzhiyun #define MMCR1_TTMSEL_MSK 0xf
40*4882a593Smuzhiyun #define MMCR1_TTMSEL(m, n) (((m) >> MMCR1_TTMSEL_SH(n)) & MMCR1_TTMSEL_MSK)
41*4882a593Smuzhiyun #define MMCR1_NESTSEL_SH 45
42*4882a593Smuzhiyun #define MMCR1_NESTSEL_MSK 0x7
43*4882a593Smuzhiyun #define MMCR1_NESTSEL(m) (((m) >> MMCR1_NESTSEL_SH) & MMCR1_NESTSEL_MSK)
44*4882a593Smuzhiyun #define MMCR1_PMC1_LLA (1ul << 44)
45*4882a593Smuzhiyun #define MMCR1_PMC1_LLA_VALUE (1ul << 39)
46*4882a593Smuzhiyun #define MMCR1_PMC1_ADDR_SEL (1ul << 35)
47*4882a593Smuzhiyun #define MMCR1_PMC1SEL_SH 24
48*4882a593Smuzhiyun #define MMCR1_PMCSEL_SH(n) (MMCR1_PMC1SEL_SH - (n) * 8)
49*4882a593Smuzhiyun #define MMCR1_PMCSEL_MSK 0xff
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Map of which direct events on which PMCs are marked instruction events.
53*4882a593Smuzhiyun * Indexed by PMCSEL value >> 1.
54*4882a593Smuzhiyun * Bottom 4 bits are a map of which PMCs are interesting,
55*4882a593Smuzhiyun * top 4 bits say what sort of event:
56*4882a593Smuzhiyun * 0 = direct marked event,
57*4882a593Smuzhiyun * 1 = byte decode event,
58*4882a593Smuzhiyun * 4 = add/and event (PMC1 -> bits 0 & 4),
59*4882a593Smuzhiyun * 5 = add/and event (PMC1 -> bits 1 & 5),
60*4882a593Smuzhiyun * 6 = add/and event (PMC1 -> bits 2 & 6),
61*4882a593Smuzhiyun * 7 = add/and event (PMC1 -> bits 3 & 7).
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun static unsigned char direct_event_is_marked[0x60 >> 1] = {
64*4882a593Smuzhiyun 0, /* 00 */
65*4882a593Smuzhiyun 0, /* 02 */
66*4882a593Smuzhiyun 0, /* 04 */
67*4882a593Smuzhiyun 0x07, /* 06 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
68*4882a593Smuzhiyun 0x04, /* 08 PM_MRK_DFU_FIN */
69*4882a593Smuzhiyun 0x06, /* 0a PM_MRK_IFU_FIN, PM_MRK_INST_FIN */
70*4882a593Smuzhiyun 0, /* 0c */
71*4882a593Smuzhiyun 0, /* 0e */
72*4882a593Smuzhiyun 0x02, /* 10 PM_MRK_INST_DISP */
73*4882a593Smuzhiyun 0x08, /* 12 PM_MRK_LSU_DERAT_MISS */
74*4882a593Smuzhiyun 0, /* 14 */
75*4882a593Smuzhiyun 0, /* 16 */
76*4882a593Smuzhiyun 0x0c, /* 18 PM_THRESH_TIMEO, PM_MRK_INST_FIN */
77*4882a593Smuzhiyun 0x0f, /* 1a PM_MRK_INST_DISP, PM_MRK_{FXU,FPU,LSU}_FIN */
78*4882a593Smuzhiyun 0x01, /* 1c PM_MRK_INST_ISSUED */
79*4882a593Smuzhiyun 0, /* 1e */
80*4882a593Smuzhiyun 0, /* 20 */
81*4882a593Smuzhiyun 0, /* 22 */
82*4882a593Smuzhiyun 0, /* 24 */
83*4882a593Smuzhiyun 0, /* 26 */
84*4882a593Smuzhiyun 0x15, /* 28 PM_MRK_DATA_FROM_L2MISS, PM_MRK_DATA_FROM_L3MISS */
85*4882a593Smuzhiyun 0, /* 2a */
86*4882a593Smuzhiyun 0, /* 2c */
87*4882a593Smuzhiyun 0, /* 2e */
88*4882a593Smuzhiyun 0x4f, /* 30 */
89*4882a593Smuzhiyun 0x7f, /* 32 */
90*4882a593Smuzhiyun 0x4f, /* 34 */
91*4882a593Smuzhiyun 0x5f, /* 36 */
92*4882a593Smuzhiyun 0x6f, /* 38 */
93*4882a593Smuzhiyun 0x4f, /* 3a */
94*4882a593Smuzhiyun 0, /* 3c */
95*4882a593Smuzhiyun 0x08, /* 3e PM_MRK_INST_TIMEO */
96*4882a593Smuzhiyun 0x1f, /* 40 */
97*4882a593Smuzhiyun 0x1f, /* 42 */
98*4882a593Smuzhiyun 0x1f, /* 44 */
99*4882a593Smuzhiyun 0x1f, /* 46 */
100*4882a593Smuzhiyun 0x1f, /* 48 */
101*4882a593Smuzhiyun 0x1f, /* 4a */
102*4882a593Smuzhiyun 0x1f, /* 4c */
103*4882a593Smuzhiyun 0x1f, /* 4e */
104*4882a593Smuzhiyun 0, /* 50 */
105*4882a593Smuzhiyun 0x05, /* 52 PM_MRK_BR_TAKEN, PM_MRK_BR_MPRED */
106*4882a593Smuzhiyun 0x1c, /* 54 PM_MRK_PTEG_FROM_L3MISS, PM_MRK_PTEG_FROM_L2MISS */
107*4882a593Smuzhiyun 0x02, /* 56 PM_MRK_LD_MISS_L1 */
108*4882a593Smuzhiyun 0, /* 58 */
109*4882a593Smuzhiyun 0, /* 5a */
110*4882a593Smuzhiyun 0, /* 5c */
111*4882a593Smuzhiyun 0, /* 5e */
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun * Masks showing for each unit which bits are marked events.
116*4882a593Smuzhiyun * These masks are in LE order, i.e. 0x00000001 is byte 0, bit 0.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun static u32 marked_bus_events[16] = {
119*4882a593Smuzhiyun 0x01000000, /* direct events set 1: byte 3 bit 0 */
120*4882a593Smuzhiyun 0x00010000, /* direct events set 2: byte 2 bit 0 */
121*4882a593Smuzhiyun 0, 0, 0, 0, /* IDU, IFU, nest: nothing */
122*4882a593Smuzhiyun 0x00000088, /* VMX set 1: byte 0 bits 3, 7 */
123*4882a593Smuzhiyun 0x000000c0, /* VMX set 2: byte 0 bits 4-7 */
124*4882a593Smuzhiyun 0x04010000, /* LSU set 1: byte 2 bit 0, byte 3 bit 2 */
125*4882a593Smuzhiyun 0xff010000u, /* LSU set 2: byte 2 bit 0, all of byte 3 */
126*4882a593Smuzhiyun 0, /* LSU set 3 */
127*4882a593Smuzhiyun 0x00000010, /* VMX set 3: byte 0 bit 4 */
128*4882a593Smuzhiyun 0, /* BFP set 1 */
129*4882a593Smuzhiyun 0x00000022, /* BFP set 2: byte 0 bits 1, 5 */
130*4882a593Smuzhiyun 0, 0
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun * Returns 1 if event counts things relating to marked instructions
135*4882a593Smuzhiyun * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
136*4882a593Smuzhiyun */
power6_marked_instr_event(u64 event)137*4882a593Smuzhiyun static int power6_marked_instr_event(u64 event)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun int pmc, psel, ptype;
140*4882a593Smuzhiyun int bit, byte, unit;
141*4882a593Smuzhiyun u32 mask;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
144*4882a593Smuzhiyun psel = (event & PM_PMCSEL_MSK) >> 1; /* drop edge/level bit */
145*4882a593Smuzhiyun if (pmc >= 5)
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun bit = -1;
149*4882a593Smuzhiyun if (psel < sizeof(direct_event_is_marked)) {
150*4882a593Smuzhiyun ptype = direct_event_is_marked[psel];
151*4882a593Smuzhiyun if (pmc == 0 || !(ptype & (1 << (pmc - 1))))
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun ptype >>= 4;
154*4882a593Smuzhiyun if (ptype == 0)
155*4882a593Smuzhiyun return 1;
156*4882a593Smuzhiyun if (ptype == 1)
157*4882a593Smuzhiyun bit = 0;
158*4882a593Smuzhiyun else
159*4882a593Smuzhiyun bit = ptype ^ (pmc - 1);
160*4882a593Smuzhiyun } else if ((psel & 0x48) == 0x40)
161*4882a593Smuzhiyun bit = psel & 7;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (!(event & PM_BUSEVENT_MSK) || bit == -1)
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
167*4882a593Smuzhiyun unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
168*4882a593Smuzhiyun mask = marked_bus_events[unit];
169*4882a593Smuzhiyun return (mask >> (byte * 8 + bit)) & 1;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Assign PMC numbers and compute MMCR1 value for a set of events
174*4882a593Smuzhiyun */
p6_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[])175*4882a593Smuzhiyun static int p6_compute_mmcr(u64 event[], int n_ev,
176*4882a593Smuzhiyun unsigned int hwc[], struct mmcr_regs *mmcr, struct perf_event *pevents[])
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun unsigned long mmcr1 = 0;
179*4882a593Smuzhiyun unsigned long mmcra = MMCRA_SDAR_DCACHE_MISS | MMCRA_SDAR_ERAT_MISS;
180*4882a593Smuzhiyun int i;
181*4882a593Smuzhiyun unsigned int pmc, ev, b, u, s, psel;
182*4882a593Smuzhiyun unsigned int ttmset = 0;
183*4882a593Smuzhiyun unsigned int pmc_inuse = 0;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun if (n_ev > 6)
186*4882a593Smuzhiyun return -1;
187*4882a593Smuzhiyun for (i = 0; i < n_ev; ++i) {
188*4882a593Smuzhiyun pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
189*4882a593Smuzhiyun if (pmc) {
190*4882a593Smuzhiyun if (pmc_inuse & (1 << (pmc - 1)))
191*4882a593Smuzhiyun return -1; /* collision! */
192*4882a593Smuzhiyun pmc_inuse |= 1 << (pmc - 1);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun for (i = 0; i < n_ev; ++i) {
196*4882a593Smuzhiyun ev = event[i];
197*4882a593Smuzhiyun pmc = (ev >> PM_PMC_SH) & PM_PMC_MSK;
198*4882a593Smuzhiyun if (pmc) {
199*4882a593Smuzhiyun --pmc;
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun /* can go on any PMC; find a free one */
202*4882a593Smuzhiyun for (pmc = 0; pmc < 4; ++pmc)
203*4882a593Smuzhiyun if (!(pmc_inuse & (1 << pmc)))
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun if (pmc >= 4)
206*4882a593Smuzhiyun return -1;
207*4882a593Smuzhiyun pmc_inuse |= 1 << pmc;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun hwc[i] = pmc;
210*4882a593Smuzhiyun psel = ev & PM_PMCSEL_MSK;
211*4882a593Smuzhiyun if (ev & PM_BUSEVENT_MSK) {
212*4882a593Smuzhiyun /* this event uses the event bus */
213*4882a593Smuzhiyun b = (ev >> PM_BYTE_SH) & PM_BYTE_MSK;
214*4882a593Smuzhiyun u = (ev >> PM_UNIT_SH) & PM_UNIT_MSK;
215*4882a593Smuzhiyun /* check for conflict on this byte of event bus */
216*4882a593Smuzhiyun if ((ttmset & (1 << b)) && MMCR1_TTMSEL(mmcr1, b) != u)
217*4882a593Smuzhiyun return -1;
218*4882a593Smuzhiyun mmcr1 |= (unsigned long)u << MMCR1_TTMSEL_SH(b);
219*4882a593Smuzhiyun ttmset |= 1 << b;
220*4882a593Smuzhiyun if (u == 5) {
221*4882a593Smuzhiyun /* Nest events have a further mux */
222*4882a593Smuzhiyun s = (ev >> PM_SUBUNIT_SH) & PM_SUBUNIT_MSK;
223*4882a593Smuzhiyun if ((ttmset & 0x10) &&
224*4882a593Smuzhiyun MMCR1_NESTSEL(mmcr1) != s)
225*4882a593Smuzhiyun return -1;
226*4882a593Smuzhiyun ttmset |= 0x10;
227*4882a593Smuzhiyun mmcr1 |= (unsigned long)s << MMCR1_NESTSEL_SH;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun if (0x30 <= psel && psel <= 0x3d) {
230*4882a593Smuzhiyun /* these need the PMCx_ADDR_SEL bits */
231*4882a593Smuzhiyun if (b >= 2)
232*4882a593Smuzhiyun mmcr1 |= MMCR1_PMC1_ADDR_SEL >> pmc;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun /* bus select values are different for PMC3/4 */
235*4882a593Smuzhiyun if (pmc >= 2 && (psel & 0x90) == 0x80)
236*4882a593Smuzhiyun psel ^= 0x20;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun if (ev & PM_LLA) {
239*4882a593Smuzhiyun mmcr1 |= MMCR1_PMC1_LLA >> pmc;
240*4882a593Smuzhiyun if (ev & PM_LLAV)
241*4882a593Smuzhiyun mmcr1 |= MMCR1_PMC1_LLA_VALUE >> pmc;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun if (power6_marked_instr_event(event[i]))
244*4882a593Smuzhiyun mmcra |= MMCRA_SAMPLE_ENABLE;
245*4882a593Smuzhiyun if (pmc < 4)
246*4882a593Smuzhiyun mmcr1 |= (unsigned long)psel << MMCR1_PMCSEL_SH(pmc);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun mmcr->mmcr0 = 0;
249*4882a593Smuzhiyun if (pmc_inuse & 1)
250*4882a593Smuzhiyun mmcr->mmcr0 = MMCR0_PMC1CE;
251*4882a593Smuzhiyun if (pmc_inuse & 0xe)
252*4882a593Smuzhiyun mmcr->mmcr0 |= MMCR0_PMCjCE;
253*4882a593Smuzhiyun mmcr->mmcr1 = mmcr1;
254*4882a593Smuzhiyun mmcr->mmcra = mmcra;
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * Layout of constraint bits:
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * 0-1 add field: number of uses of PMC1 (max 1)
262*4882a593Smuzhiyun * 2-3, 4-5, 6-7, 8-9, 10-11: ditto for PMC2, 3, 4, 5, 6
263*4882a593Smuzhiyun * 12-15 add field: number of uses of PMC1-4 (max 4)
264*4882a593Smuzhiyun * 16-19 select field: unit on byte 0 of event bus
265*4882a593Smuzhiyun * 20-23, 24-27, 28-31 ditto for bytes 1, 2, 3
266*4882a593Smuzhiyun * 32-34 select field: nest (subunit) event selector
267*4882a593Smuzhiyun */
p6_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp)268*4882a593Smuzhiyun static int p6_get_constraint(u64 event, unsigned long *maskp,
269*4882a593Smuzhiyun unsigned long *valp)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun int pmc, byte, sh, subunit;
272*4882a593Smuzhiyun unsigned long mask = 0, value = 0;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
275*4882a593Smuzhiyun if (pmc) {
276*4882a593Smuzhiyun if (pmc > 4 && !(event == 0x500009 || event == 0x600005))
277*4882a593Smuzhiyun return -1;
278*4882a593Smuzhiyun sh = (pmc - 1) * 2;
279*4882a593Smuzhiyun mask |= 2 << sh;
280*4882a593Smuzhiyun value |= 1 << sh;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun if (event & PM_BUSEVENT_MSK) {
283*4882a593Smuzhiyun byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
284*4882a593Smuzhiyun sh = byte * 4 + (16 - PM_UNIT_SH);
285*4882a593Smuzhiyun mask |= PM_UNIT_MSKS << sh;
286*4882a593Smuzhiyun value |= (unsigned long)(event & PM_UNIT_MSKS) << sh;
287*4882a593Smuzhiyun if ((event & PM_UNIT_MSKS) == (5 << PM_UNIT_SH)) {
288*4882a593Smuzhiyun subunit = (event >> PM_SUBUNIT_SH) & PM_SUBUNIT_MSK;
289*4882a593Smuzhiyun mask |= (unsigned long)PM_SUBUNIT_MSK << 32;
290*4882a593Smuzhiyun value |= (unsigned long)subunit << 32;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun if (pmc <= 4) {
294*4882a593Smuzhiyun mask |= 0x8000; /* add field for count of PMC1-4 uses */
295*4882a593Smuzhiyun value |= 0x1000;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun *maskp = mask;
298*4882a593Smuzhiyun *valp = value;
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
p6_limited_pmc_event(u64 event)302*4882a593Smuzhiyun static int p6_limited_pmc_event(u64 event)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun int pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return pmc == 5 || pmc == 6;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun #define MAX_ALT 4 /* at most 4 alternatives for any event */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const unsigned int event_alternatives[][MAX_ALT] = {
312*4882a593Smuzhiyun { 0x0130e8, 0x2000f6, 0x3000fc }, /* PM_PTEG_RELOAD_VALID */
313*4882a593Smuzhiyun { 0x080080, 0x10000d, 0x30000c, 0x4000f0 }, /* PM_LD_MISS_L1 */
314*4882a593Smuzhiyun { 0x080088, 0x200054, 0x3000f0 }, /* PM_ST_MISS_L1 */
315*4882a593Smuzhiyun { 0x10000a, 0x2000f4, 0x600005 }, /* PM_RUN_CYC */
316*4882a593Smuzhiyun { 0x10000b, 0x2000f5 }, /* PM_RUN_COUNT */
317*4882a593Smuzhiyun { 0x10000e, 0x400010 }, /* PM_PURR */
318*4882a593Smuzhiyun { 0x100010, 0x4000f8 }, /* PM_FLUSH */
319*4882a593Smuzhiyun { 0x10001a, 0x200010 }, /* PM_MRK_INST_DISP */
320*4882a593Smuzhiyun { 0x100026, 0x3000f8 }, /* PM_TB_BIT_TRANS */
321*4882a593Smuzhiyun { 0x100054, 0x2000f0 }, /* PM_ST_FIN */
322*4882a593Smuzhiyun { 0x100056, 0x2000fc }, /* PM_L1_ICACHE_MISS */
323*4882a593Smuzhiyun { 0x1000f0, 0x40000a }, /* PM_INST_IMC_MATCH_CMPL */
324*4882a593Smuzhiyun { 0x1000f8, 0x200008 }, /* PM_GCT_EMPTY_CYC */
325*4882a593Smuzhiyun { 0x1000fc, 0x400006 }, /* PM_LSU_DERAT_MISS_CYC */
326*4882a593Smuzhiyun { 0x20000e, 0x400007 }, /* PM_LSU_DERAT_MISS */
327*4882a593Smuzhiyun { 0x200012, 0x300012 }, /* PM_INST_DISP */
328*4882a593Smuzhiyun { 0x2000f2, 0x3000f2 }, /* PM_INST_DISP */
329*4882a593Smuzhiyun { 0x2000f8, 0x300010 }, /* PM_EXT_INT */
330*4882a593Smuzhiyun { 0x2000fe, 0x300056 }, /* PM_DATA_FROM_L2MISS */
331*4882a593Smuzhiyun { 0x2d0030, 0x30001a }, /* PM_MRK_FPU_FIN */
332*4882a593Smuzhiyun { 0x30000a, 0x400018 }, /* PM_MRK_INST_FIN */
333*4882a593Smuzhiyun { 0x3000f6, 0x40000e }, /* PM_L1_DCACHE_RELOAD_VALID */
334*4882a593Smuzhiyun { 0x3000fe, 0x400056 }, /* PM_DATA_FROM_L3MISS */
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /*
338*4882a593Smuzhiyun * This could be made more efficient with a binary search on
339*4882a593Smuzhiyun * a presorted list, if necessary
340*4882a593Smuzhiyun */
find_alternatives_list(u64 event)341*4882a593Smuzhiyun static int find_alternatives_list(u64 event)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun int i, j;
344*4882a593Smuzhiyun unsigned int alt;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
347*4882a593Smuzhiyun if (event < event_alternatives[i][0])
348*4882a593Smuzhiyun return -1;
349*4882a593Smuzhiyun for (j = 0; j < MAX_ALT; ++j) {
350*4882a593Smuzhiyun alt = event_alternatives[i][j];
351*4882a593Smuzhiyun if (!alt || event < alt)
352*4882a593Smuzhiyun break;
353*4882a593Smuzhiyun if (event == alt)
354*4882a593Smuzhiyun return i;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun return -1;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
p6_get_alternatives(u64 event,unsigned int flags,u64 alt[])360*4882a593Smuzhiyun static int p6_get_alternatives(u64 event, unsigned int flags, u64 alt[])
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int i, j, nlim;
363*4882a593Smuzhiyun unsigned int psel, pmc;
364*4882a593Smuzhiyun unsigned int nalt = 1;
365*4882a593Smuzhiyun u64 aevent;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun alt[0] = event;
368*4882a593Smuzhiyun nlim = p6_limited_pmc_event(event);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* check the alternatives table */
371*4882a593Smuzhiyun i = find_alternatives_list(event);
372*4882a593Smuzhiyun if (i >= 0) {
373*4882a593Smuzhiyun /* copy out alternatives from list */
374*4882a593Smuzhiyun for (j = 0; j < MAX_ALT; ++j) {
375*4882a593Smuzhiyun aevent = event_alternatives[i][j];
376*4882a593Smuzhiyun if (!aevent)
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun if (aevent != event)
379*4882a593Smuzhiyun alt[nalt++] = aevent;
380*4882a593Smuzhiyun nlim += p6_limited_pmc_event(aevent);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun } else {
384*4882a593Smuzhiyun /* Check for alternative ways of computing sum events */
385*4882a593Smuzhiyun /* PMCSEL 0x32 counter N == PMCSEL 0x34 counter 5-N */
386*4882a593Smuzhiyun psel = event & (PM_PMCSEL_MSK & ~1); /* ignore edge bit */
387*4882a593Smuzhiyun pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
388*4882a593Smuzhiyun if (pmc && (psel == 0x32 || psel == 0x34))
389*4882a593Smuzhiyun alt[nalt++] = ((event ^ 0x6) & ~PM_PMC_MSKS) |
390*4882a593Smuzhiyun ((5 - pmc) << PM_PMC_SH);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* PMCSEL 0x38 counter N == PMCSEL 0x3a counter N+/-2 */
393*4882a593Smuzhiyun if (pmc && (psel == 0x38 || psel == 0x3a))
394*4882a593Smuzhiyun alt[nalt++] = ((event ^ 0x2) & ~PM_PMC_MSKS) |
395*4882a593Smuzhiyun ((pmc > 2? pmc - 2: pmc + 2) << PM_PMC_SH);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun if (flags & PPMU_ONLY_COUNT_RUN) {
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * We're only counting in RUN state,
401*4882a593Smuzhiyun * so PM_CYC is equivalent to PM_RUN_CYC,
402*4882a593Smuzhiyun * PM_INST_CMPL === PM_RUN_INST_CMPL, PM_PURR === PM_RUN_PURR.
403*4882a593Smuzhiyun * This doesn't include alternatives that don't provide
404*4882a593Smuzhiyun * any extra flexibility in assigning PMCs (e.g.
405*4882a593Smuzhiyun * 0x10000a for PM_RUN_CYC vs. 0x1e for PM_CYC).
406*4882a593Smuzhiyun * Note that even with these additional alternatives
407*4882a593Smuzhiyun * we never end up with more than 4 alternatives for any event.
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun j = nalt;
410*4882a593Smuzhiyun for (i = 0; i < nalt; ++i) {
411*4882a593Smuzhiyun switch (alt[i]) {
412*4882a593Smuzhiyun case 0x1e: /* PM_CYC */
413*4882a593Smuzhiyun alt[j++] = 0x600005; /* PM_RUN_CYC */
414*4882a593Smuzhiyun ++nlim;
415*4882a593Smuzhiyun break;
416*4882a593Smuzhiyun case 0x10000a: /* PM_RUN_CYC */
417*4882a593Smuzhiyun alt[j++] = 0x1e; /* PM_CYC */
418*4882a593Smuzhiyun break;
419*4882a593Smuzhiyun case 2: /* PM_INST_CMPL */
420*4882a593Smuzhiyun alt[j++] = 0x500009; /* PM_RUN_INST_CMPL */
421*4882a593Smuzhiyun ++nlim;
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun case 0x500009: /* PM_RUN_INST_CMPL */
424*4882a593Smuzhiyun alt[j++] = 2; /* PM_INST_CMPL */
425*4882a593Smuzhiyun break;
426*4882a593Smuzhiyun case 0x10000e: /* PM_PURR */
427*4882a593Smuzhiyun alt[j++] = 0x4000f4; /* PM_RUN_PURR */
428*4882a593Smuzhiyun break;
429*4882a593Smuzhiyun case 0x4000f4: /* PM_RUN_PURR */
430*4882a593Smuzhiyun alt[j++] = 0x10000e; /* PM_PURR */
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun nalt = j;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (!(flags & PPMU_LIMITED_PMC_OK) && nlim) {
438*4882a593Smuzhiyun /* remove the limited PMC events */
439*4882a593Smuzhiyun j = 0;
440*4882a593Smuzhiyun for (i = 0; i < nalt; ++i) {
441*4882a593Smuzhiyun if (!p6_limited_pmc_event(alt[i])) {
442*4882a593Smuzhiyun alt[j] = alt[i];
443*4882a593Smuzhiyun ++j;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun nalt = j;
447*4882a593Smuzhiyun } else if ((flags & PPMU_LIMITED_PMC_REQD) && nlim < nalt) {
448*4882a593Smuzhiyun /* remove all but the limited PMC events */
449*4882a593Smuzhiyun j = 0;
450*4882a593Smuzhiyun for (i = 0; i < nalt; ++i) {
451*4882a593Smuzhiyun if (p6_limited_pmc_event(alt[i])) {
452*4882a593Smuzhiyun alt[j] = alt[i];
453*4882a593Smuzhiyun ++j;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun nalt = j;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun return nalt;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
p6_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)462*4882a593Smuzhiyun static void p6_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun /* Set PMCxSEL to 0 to disable PMCx */
465*4882a593Smuzhiyun if (pmc <= 3)
466*4882a593Smuzhiyun mmcr->mmcr1 &= ~(0xffUL << MMCR1_PMCSEL_SH(pmc));
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun static int power6_generic_events[] = {
470*4882a593Smuzhiyun [PERF_COUNT_HW_CPU_CYCLES] = 0x1e,
471*4882a593Smuzhiyun [PERF_COUNT_HW_INSTRUCTIONS] = 2,
472*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_REFERENCES] = 0x280030, /* LD_REF_L1 */
473*4882a593Smuzhiyun [PERF_COUNT_HW_CACHE_MISSES] = 0x30000c, /* LD_MISS_L1 */
474*4882a593Smuzhiyun [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x410a0, /* BR_PRED */
475*4882a593Smuzhiyun [PERF_COUNT_HW_BRANCH_MISSES] = 0x400052, /* BR_MPRED */
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun #define C(x) PERF_COUNT_HW_CACHE_##x
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * Table of generalized cache-related events.
482*4882a593Smuzhiyun * 0 means not supported, -1 means nonsensical, other values
483*4882a593Smuzhiyun * are event codes.
484*4882a593Smuzhiyun * The "DTLB" and "ITLB" events relate to the DERAT and IERAT.
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun static u64 power6_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
487*4882a593Smuzhiyun [C(L1D)] = { /* RESULT_ACCESS RESULT_MISS */
488*4882a593Smuzhiyun [C(OP_READ)] = { 0x280030, 0x80080 },
489*4882a593Smuzhiyun [C(OP_WRITE)] = { 0x180032, 0x80088 },
490*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0x810a4, 0 },
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun [C(L1I)] = { /* RESULT_ACCESS RESULT_MISS */
493*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0x100056 },
494*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
495*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0x4008c, 0 },
496*4882a593Smuzhiyun },
497*4882a593Smuzhiyun [C(LL)] = { /* RESULT_ACCESS RESULT_MISS */
498*4882a593Smuzhiyun [C(OP_READ)] = { 0x150730, 0x250532 },
499*4882a593Smuzhiyun [C(OP_WRITE)] = { 0x250432, 0x150432 },
500*4882a593Smuzhiyun [C(OP_PREFETCH)] = { 0x810a6, 0 },
501*4882a593Smuzhiyun },
502*4882a593Smuzhiyun [C(DTLB)] = { /* RESULT_ACCESS RESULT_MISS */
503*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0x20000e },
504*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
505*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
506*4882a593Smuzhiyun },
507*4882a593Smuzhiyun [C(ITLB)] = { /* RESULT_ACCESS RESULT_MISS */
508*4882a593Smuzhiyun [C(OP_READ)] = { 0, 0x420ce },
509*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
510*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
511*4882a593Smuzhiyun },
512*4882a593Smuzhiyun [C(BPU)] = { /* RESULT_ACCESS RESULT_MISS */
513*4882a593Smuzhiyun [C(OP_READ)] = { 0x430e6, 0x400052 },
514*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
515*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun [C(NODE)] = { /* RESULT_ACCESS RESULT_MISS */
518*4882a593Smuzhiyun [C(OP_READ)] = { -1, -1 },
519*4882a593Smuzhiyun [C(OP_WRITE)] = { -1, -1 },
520*4882a593Smuzhiyun [C(OP_PREFETCH)] = { -1, -1 },
521*4882a593Smuzhiyun },
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun static struct power_pmu power6_pmu = {
525*4882a593Smuzhiyun .name = "POWER6",
526*4882a593Smuzhiyun .n_counter = 6,
527*4882a593Smuzhiyun .max_alternatives = MAX_ALT,
528*4882a593Smuzhiyun .add_fields = 0x1555,
529*4882a593Smuzhiyun .test_adder = 0x3000,
530*4882a593Smuzhiyun .compute_mmcr = p6_compute_mmcr,
531*4882a593Smuzhiyun .get_constraint = p6_get_constraint,
532*4882a593Smuzhiyun .get_alternatives = p6_get_alternatives,
533*4882a593Smuzhiyun .disable_pmc = p6_disable_pmc,
534*4882a593Smuzhiyun .limited_pmc_event = p6_limited_pmc_event,
535*4882a593Smuzhiyun .flags = PPMU_LIMITED_PMC5_6 | PPMU_ALT_SIPR,
536*4882a593Smuzhiyun .n_generic = ARRAY_SIZE(power6_generic_events),
537*4882a593Smuzhiyun .generic_events = power6_generic_events,
538*4882a593Smuzhiyun .cache_events = &power6_cache_events,
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun
init_power6_pmu(void)541*4882a593Smuzhiyun int init_power6_pmu(void)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun if (!cur_cpu_spec->oprofile_cpu_type ||
544*4882a593Smuzhiyun strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power6"))
545*4882a593Smuzhiyun return -ENODEV;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun return register_power_pmu(&power6_pmu);
548*4882a593Smuzhiyun }
549