xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power5-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER5 (not POWER5++) processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/perf_event.h>
9*4882a593Smuzhiyun #include <linux/string.h>
10*4882a593Smuzhiyun #include <asm/reg.h>
11*4882a593Smuzhiyun #include <asm/cputable.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "internal.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Bits in event code for POWER5 (not POWER5++)
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define PM_PMC_SH	20	/* PMC number (1-based) for direct events */
19*4882a593Smuzhiyun #define PM_PMC_MSK	0xf
20*4882a593Smuzhiyun #define PM_PMC_MSKS	(PM_PMC_MSK << PM_PMC_SH)
21*4882a593Smuzhiyun #define PM_UNIT_SH	16	/* TTMMUX number and setting - unit select */
22*4882a593Smuzhiyun #define PM_UNIT_MSK	0xf
23*4882a593Smuzhiyun #define PM_BYTE_SH	12	/* Byte number of event bus to use */
24*4882a593Smuzhiyun #define PM_BYTE_MSK	7
25*4882a593Smuzhiyun #define PM_GRS_SH	8	/* Storage subsystem mux select */
26*4882a593Smuzhiyun #define PM_GRS_MSK	7
27*4882a593Smuzhiyun #define PM_BUSEVENT_MSK	0x80	/* Set if event uses event bus */
28*4882a593Smuzhiyun #define PM_PMCSEL_MSK	0x7f
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Values in PM_UNIT field */
31*4882a593Smuzhiyun #define PM_FPU		0
32*4882a593Smuzhiyun #define PM_ISU0		1
33*4882a593Smuzhiyun #define PM_IFU		2
34*4882a593Smuzhiyun #define PM_ISU1		3
35*4882a593Smuzhiyun #define PM_IDU		4
36*4882a593Smuzhiyun #define PM_ISU0_ALT	6
37*4882a593Smuzhiyun #define PM_GRS		7
38*4882a593Smuzhiyun #define PM_LSU0		8
39*4882a593Smuzhiyun #define PM_LSU1		0xc
40*4882a593Smuzhiyun #define PM_LASTUNIT	0xc
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Bits in MMCR1 for POWER5
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define MMCR1_TTM0SEL_SH	62
46*4882a593Smuzhiyun #define MMCR1_TTM1SEL_SH	60
47*4882a593Smuzhiyun #define MMCR1_TTM2SEL_SH	58
48*4882a593Smuzhiyun #define MMCR1_TTM3SEL_SH	56
49*4882a593Smuzhiyun #define MMCR1_TTMSEL_MSK	3
50*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG0SEL_SH	54
51*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG1SEL_SH	52
52*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG2SEL_SH	50
53*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG3SEL_SH	48
54*4882a593Smuzhiyun #define MMCR1_GRS_L2SEL_SH	46
55*4882a593Smuzhiyun #define MMCR1_GRS_L2SEL_MSK	3
56*4882a593Smuzhiyun #define MMCR1_GRS_L3SEL_SH	44
57*4882a593Smuzhiyun #define MMCR1_GRS_L3SEL_MSK	3
58*4882a593Smuzhiyun #define MMCR1_GRS_MCSEL_SH	41
59*4882a593Smuzhiyun #define MMCR1_GRS_MCSEL_MSK	7
60*4882a593Smuzhiyun #define MMCR1_GRS_FABSEL_SH	39
61*4882a593Smuzhiyun #define MMCR1_GRS_FABSEL_MSK	3
62*4882a593Smuzhiyun #define MMCR1_PMC1_ADDER_SEL_SH	35
63*4882a593Smuzhiyun #define MMCR1_PMC2_ADDER_SEL_SH	34
64*4882a593Smuzhiyun #define MMCR1_PMC3_ADDER_SEL_SH	33
65*4882a593Smuzhiyun #define MMCR1_PMC4_ADDER_SEL_SH	32
66*4882a593Smuzhiyun #define MMCR1_PMC1SEL_SH	25
67*4882a593Smuzhiyun #define MMCR1_PMC2SEL_SH	17
68*4882a593Smuzhiyun #define MMCR1_PMC3SEL_SH	9
69*4882a593Smuzhiyun #define MMCR1_PMC4SEL_SH	1
70*4882a593Smuzhiyun #define MMCR1_PMCSEL_SH(n)	(MMCR1_PMC1SEL_SH - (n) * 8)
71*4882a593Smuzhiyun #define MMCR1_PMCSEL_MSK	0x7f
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * Layout of constraint bits:
75*4882a593Smuzhiyun  * 6666555555555544444444443333333333222222222211111111110000000000
76*4882a593Smuzhiyun  * 3210987654321098765432109876543210987654321098765432109876543210
77*4882a593Smuzhiyun  *         <><>[  ><><>< ><> [  >[ >[ ><  ><  ><  ><  ><><><><><><>
78*4882a593Smuzhiyun  *         T0T1 NC G0G1G2 G3  UC PS1PS2 B0  B1  B2  B3 P6P5P4P3P2P1
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  * T0 - TTM0 constraint
81*4882a593Smuzhiyun  *     54-55: TTM0SEL value (0=FPU, 2=IFU, 3=ISU1) 0xc0_0000_0000_0000
82*4882a593Smuzhiyun  *
83*4882a593Smuzhiyun  * T1 - TTM1 constraint
84*4882a593Smuzhiyun  *     52-53: TTM1SEL value (0=IDU, 3=GRS) 0x30_0000_0000_0000
85*4882a593Smuzhiyun  *
86*4882a593Smuzhiyun  * NC - number of counters
87*4882a593Smuzhiyun  *     51: NC error 0x0008_0000_0000_0000
88*4882a593Smuzhiyun  *     48-50: number of events needing PMC1-4 0x0007_0000_0000_0000
89*4882a593Smuzhiyun  *
90*4882a593Smuzhiyun  * G0..G3 - GRS mux constraints
91*4882a593Smuzhiyun  *     46-47: GRS_L2SEL value
92*4882a593Smuzhiyun  *     44-45: GRS_L3SEL value
93*4882a593Smuzhiyun  *     41-44: GRS_MCSEL value
94*4882a593Smuzhiyun  *     39-40: GRS_FABSEL value
95*4882a593Smuzhiyun  *	Note that these match up with their bit positions in MMCR1
96*4882a593Smuzhiyun  *
97*4882a593Smuzhiyun  * UC - unit constraint: can't have all three of FPU|IFU|ISU1, ISU0, IDU|GRS
98*4882a593Smuzhiyun  *     37: UC3 error 0x20_0000_0000
99*4882a593Smuzhiyun  *     36: FPU|IFU|ISU1 events needed 0x10_0000_0000
100*4882a593Smuzhiyun  *     35: ISU0 events needed 0x08_0000_0000
101*4882a593Smuzhiyun  *     34: IDU|GRS events needed 0x04_0000_0000
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * PS1
104*4882a593Smuzhiyun  *     33: PS1 error 0x2_0000_0000
105*4882a593Smuzhiyun  *     31-32: count of events needing PMC1/2 0x1_8000_0000
106*4882a593Smuzhiyun  *
107*4882a593Smuzhiyun  * PS2
108*4882a593Smuzhiyun  *     30: PS2 error 0x4000_0000
109*4882a593Smuzhiyun  *     28-29: count of events needing PMC3/4 0x3000_0000
110*4882a593Smuzhiyun  *
111*4882a593Smuzhiyun  * B0
112*4882a593Smuzhiyun  *     24-27: Byte 0 event source 0x0f00_0000
113*4882a593Smuzhiyun  *	      Encoding as for the event code
114*4882a593Smuzhiyun  *
115*4882a593Smuzhiyun  * B1, B2, B3
116*4882a593Smuzhiyun  *     20-23, 16-19, 12-15: Byte 1, 2, 3 event sources
117*4882a593Smuzhiyun  *
118*4882a593Smuzhiyun  * P1..P6
119*4882a593Smuzhiyun  *     0-11: Count of events needing PMC1..PMC6
120*4882a593Smuzhiyun  */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const int grsel_shift[8] = {
123*4882a593Smuzhiyun 	MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH,
124*4882a593Smuzhiyun 	MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH,
125*4882a593Smuzhiyun 	MMCR1_GRS_MCSEL_SH, MMCR1_GRS_FABSEL_SH
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Masks and values for using events from the various units */
129*4882a593Smuzhiyun static unsigned long unit_cons[PM_LASTUNIT+1][2] = {
130*4882a593Smuzhiyun 	[PM_FPU] =   { 0xc0002000000000ul, 0x00001000000000ul },
131*4882a593Smuzhiyun 	[PM_ISU0] =  { 0x00002000000000ul, 0x00000800000000ul },
132*4882a593Smuzhiyun 	[PM_ISU1] =  { 0xc0002000000000ul, 0xc0001000000000ul },
133*4882a593Smuzhiyun 	[PM_IFU] =   { 0xc0002000000000ul, 0x80001000000000ul },
134*4882a593Smuzhiyun 	[PM_IDU] =   { 0x30002000000000ul, 0x00000400000000ul },
135*4882a593Smuzhiyun 	[PM_GRS] =   { 0x30002000000000ul, 0x30000400000000ul },
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
power5_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp)138*4882a593Smuzhiyun static int power5_get_constraint(u64 event, unsigned long *maskp,
139*4882a593Smuzhiyun 				 unsigned long *valp)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	int pmc, byte, unit, sh;
142*4882a593Smuzhiyun 	int bit, fmask;
143*4882a593Smuzhiyun 	unsigned long mask = 0, value = 0;
144*4882a593Smuzhiyun 	int grp = -1;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
147*4882a593Smuzhiyun 	if (pmc) {
148*4882a593Smuzhiyun 		if (pmc > 6)
149*4882a593Smuzhiyun 			return -1;
150*4882a593Smuzhiyun 		sh = (pmc - 1) * 2;
151*4882a593Smuzhiyun 		mask |= 2 << sh;
152*4882a593Smuzhiyun 		value |= 1 << sh;
153*4882a593Smuzhiyun 		if (pmc <= 4)
154*4882a593Smuzhiyun 			grp = (pmc - 1) >> 1;
155*4882a593Smuzhiyun 		else if (event != 0x500009 && event != 0x600005)
156*4882a593Smuzhiyun 			return -1;
157*4882a593Smuzhiyun 	}
158*4882a593Smuzhiyun 	if (event & PM_BUSEVENT_MSK) {
159*4882a593Smuzhiyun 		unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
160*4882a593Smuzhiyun 		if (unit > PM_LASTUNIT)
161*4882a593Smuzhiyun 			return -1;
162*4882a593Smuzhiyun 		if (unit == PM_ISU0_ALT)
163*4882a593Smuzhiyun 			unit = PM_ISU0;
164*4882a593Smuzhiyun 		mask |= unit_cons[unit][0];
165*4882a593Smuzhiyun 		value |= unit_cons[unit][1];
166*4882a593Smuzhiyun 		byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
167*4882a593Smuzhiyun 		if (byte >= 4) {
168*4882a593Smuzhiyun 			if (unit != PM_LSU1)
169*4882a593Smuzhiyun 				return -1;
170*4882a593Smuzhiyun 			/* Map LSU1 low word (bytes 4-7) to unit LSU1+1 */
171*4882a593Smuzhiyun 			++unit;
172*4882a593Smuzhiyun 			byte &= 3;
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 		if (unit == PM_GRS) {
175*4882a593Smuzhiyun 			bit = event & 7;
176*4882a593Smuzhiyun 			fmask = (bit == 6)? 7: 3;
177*4882a593Smuzhiyun 			sh = grsel_shift[bit];
178*4882a593Smuzhiyun 			mask |= (unsigned long)fmask << sh;
179*4882a593Smuzhiyun 			value |= (unsigned long)((event >> PM_GRS_SH) & fmask)
180*4882a593Smuzhiyun 				<< sh;
181*4882a593Smuzhiyun 		}
182*4882a593Smuzhiyun 		/*
183*4882a593Smuzhiyun 		 * Bus events on bytes 0 and 2 can be counted
184*4882a593Smuzhiyun 		 * on PMC1/2; bytes 1 and 3 on PMC3/4.
185*4882a593Smuzhiyun 		 */
186*4882a593Smuzhiyun 		if (!pmc)
187*4882a593Smuzhiyun 			grp = byte & 1;
188*4882a593Smuzhiyun 		/* Set byte lane select field */
189*4882a593Smuzhiyun 		mask  |= 0xfUL << (24 - 4 * byte);
190*4882a593Smuzhiyun 		value |= (unsigned long)unit << (24 - 4 * byte);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 	if (grp == 0) {
193*4882a593Smuzhiyun 		/* increment PMC1/2 field */
194*4882a593Smuzhiyun 		mask  |= 0x200000000ul;
195*4882a593Smuzhiyun 		value |= 0x080000000ul;
196*4882a593Smuzhiyun 	} else if (grp == 1) {
197*4882a593Smuzhiyun 		/* increment PMC3/4 field */
198*4882a593Smuzhiyun 		mask  |= 0x40000000ul;
199*4882a593Smuzhiyun 		value |= 0x10000000ul;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 	if (pmc < 5) {
202*4882a593Smuzhiyun 		/* need a counter from PMC1-4 set */
203*4882a593Smuzhiyun 		mask  |= 0x8000000000000ul;
204*4882a593Smuzhiyun 		value |= 0x1000000000000ul;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	*maskp = mask;
207*4882a593Smuzhiyun 	*valp = value;
208*4882a593Smuzhiyun 	return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun #define MAX_ALT	3	/* at most 3 alternatives for any event */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const unsigned int event_alternatives[][MAX_ALT] = {
214*4882a593Smuzhiyun 	{ 0x120e4,  0x400002 },			/* PM_GRP_DISP_REJECT */
215*4882a593Smuzhiyun 	{ 0x410c7,  0x441084 },			/* PM_THRD_L2MISS_BOTH_CYC */
216*4882a593Smuzhiyun 	{ 0x100005, 0x600005 },			/* PM_RUN_CYC */
217*4882a593Smuzhiyun 	{ 0x100009, 0x200009, 0x500009 },	/* PM_INST_CMPL */
218*4882a593Smuzhiyun 	{ 0x300009, 0x400009 },			/* PM_INST_DISP */
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun  * Scan the alternatives table for a match and return the
223*4882a593Smuzhiyun  * index into the alternatives table if found, else -1.
224*4882a593Smuzhiyun  */
find_alternative(u64 event)225*4882a593Smuzhiyun static int find_alternative(u64 event)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int i, j;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
230*4882a593Smuzhiyun 		if (event < event_alternatives[i][0])
231*4882a593Smuzhiyun 			break;
232*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
233*4882a593Smuzhiyun 			if (event == event_alternatives[i][j])
234*4882a593Smuzhiyun 				return i;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	return -1;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const unsigned char bytedecode_alternatives[4][4] = {
240*4882a593Smuzhiyun 	/* PMC 1 */	{ 0x21, 0x23, 0x25, 0x27 },
241*4882a593Smuzhiyun 	/* PMC 2 */	{ 0x07, 0x17, 0x0e, 0x1e },
242*4882a593Smuzhiyun 	/* PMC 3 */	{ 0x20, 0x22, 0x24, 0x26 },
243*4882a593Smuzhiyun 	/* PMC 4 */	{ 0x07, 0x17, 0x0e, 0x1e }
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun  * Some direct events for decodes of event bus byte 3 have alternative
248*4882a593Smuzhiyun  * PMCSEL values on other counters.  This returns the alternative
249*4882a593Smuzhiyun  * event code for those that do, or -1 otherwise.
250*4882a593Smuzhiyun  */
find_alternative_bdecode(u64 event)251*4882a593Smuzhiyun static s64 find_alternative_bdecode(u64 event)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	int pmc, altpmc, pp, j;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
256*4882a593Smuzhiyun 	if (pmc == 0 || pmc > 4)
257*4882a593Smuzhiyun 		return -1;
258*4882a593Smuzhiyun 	altpmc = 5 - pmc;	/* 1 <-> 4, 2 <-> 3 */
259*4882a593Smuzhiyun 	pp = event & PM_PMCSEL_MSK;
260*4882a593Smuzhiyun 	for (j = 0; j < 4; ++j) {
261*4882a593Smuzhiyun 		if (bytedecode_alternatives[pmc - 1][j] == pp) {
262*4882a593Smuzhiyun 			return (event & ~(PM_PMC_MSKS | PM_PMCSEL_MSK)) |
263*4882a593Smuzhiyun 				(altpmc << PM_PMC_SH) |
264*4882a593Smuzhiyun 				bytedecode_alternatives[altpmc - 1][j];
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 	return -1;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
power5_get_alternatives(u64 event,unsigned int flags,u64 alt[])270*4882a593Smuzhiyun static int power5_get_alternatives(u64 event, unsigned int flags, u64 alt[])
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	int i, j, nalt = 1;
273*4882a593Smuzhiyun 	s64 ae;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	alt[0] = event;
276*4882a593Smuzhiyun 	nalt = 1;
277*4882a593Smuzhiyun 	i = find_alternative(event);
278*4882a593Smuzhiyun 	if (i >= 0) {
279*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT; ++j) {
280*4882a593Smuzhiyun 			ae = event_alternatives[i][j];
281*4882a593Smuzhiyun 			if (ae && ae != event)
282*4882a593Smuzhiyun 				alt[nalt++] = ae;
283*4882a593Smuzhiyun 		}
284*4882a593Smuzhiyun 	} else {
285*4882a593Smuzhiyun 		ae = find_alternative_bdecode(event);
286*4882a593Smuzhiyun 		if (ae > 0)
287*4882a593Smuzhiyun 			alt[nalt++] = ae;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 	return nalt;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun  * Map of which direct events on which PMCs are marked instruction events.
294*4882a593Smuzhiyun  * Indexed by PMCSEL value, bit i (LE) set if PMC i is a marked event.
295*4882a593Smuzhiyun  * Bit 0 is set if it is marked for all PMCs.
296*4882a593Smuzhiyun  * The 0x80 bit indicates a byte decode PMCSEL value.
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun static unsigned char direct_event_is_marked[0x28] = {
299*4882a593Smuzhiyun 	0,	/* 00 */
300*4882a593Smuzhiyun 	0x1f,	/* 01 PM_IOPS_CMPL */
301*4882a593Smuzhiyun 	0x2,	/* 02 PM_MRK_GRP_DISP */
302*4882a593Smuzhiyun 	0xe,	/* 03 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
303*4882a593Smuzhiyun 	0,	/* 04 */
304*4882a593Smuzhiyun 	0x1c,	/* 05 PM_MRK_BRU_FIN, PM_MRK_INST_FIN, PM_MRK_CRU_FIN */
305*4882a593Smuzhiyun 	0x80,	/* 06 */
306*4882a593Smuzhiyun 	0x80,	/* 07 */
307*4882a593Smuzhiyun 	0, 0, 0,/* 08 - 0a */
308*4882a593Smuzhiyun 	0x18,	/* 0b PM_THRESH_TIMEO, PM_MRK_GRP_TIMEO */
309*4882a593Smuzhiyun 	0,	/* 0c */
310*4882a593Smuzhiyun 	0x80,	/* 0d */
311*4882a593Smuzhiyun 	0x80,	/* 0e */
312*4882a593Smuzhiyun 	0,	/* 0f */
313*4882a593Smuzhiyun 	0,	/* 10 */
314*4882a593Smuzhiyun 	0x14,	/* 11 PM_MRK_GRP_BR_REDIR, PM_MRK_GRP_IC_MISS */
315*4882a593Smuzhiyun 	0,	/* 12 */
316*4882a593Smuzhiyun 	0x10,	/* 13 PM_MRK_GRP_CMPL */
317*4882a593Smuzhiyun 	0x1f,	/* 14 PM_GRP_MRK, PM_MRK_{FXU,FPU,LSU}_FIN */
318*4882a593Smuzhiyun 	0x2,	/* 15 PM_MRK_GRP_ISSUED */
319*4882a593Smuzhiyun 	0x80,	/* 16 */
320*4882a593Smuzhiyun 	0x80,	/* 17 */
321*4882a593Smuzhiyun 	0, 0, 0, 0, 0,
322*4882a593Smuzhiyun 	0x80,	/* 1d */
323*4882a593Smuzhiyun 	0x80,	/* 1e */
324*4882a593Smuzhiyun 	0,	/* 1f */
325*4882a593Smuzhiyun 	0x80,	/* 20 */
326*4882a593Smuzhiyun 	0x80,	/* 21 */
327*4882a593Smuzhiyun 	0x80,	/* 22 */
328*4882a593Smuzhiyun 	0x80,	/* 23 */
329*4882a593Smuzhiyun 	0x80,	/* 24 */
330*4882a593Smuzhiyun 	0x80,	/* 25 */
331*4882a593Smuzhiyun 	0x80,	/* 26 */
332*4882a593Smuzhiyun 	0x80,	/* 27 */
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * Returns 1 if event counts things relating to marked instructions
337*4882a593Smuzhiyun  * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
338*4882a593Smuzhiyun  */
power5_marked_instr_event(u64 event)339*4882a593Smuzhiyun static int power5_marked_instr_event(u64 event)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	int pmc, psel;
342*4882a593Smuzhiyun 	int bit, byte, unit;
343*4882a593Smuzhiyun 	u32 mask;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
346*4882a593Smuzhiyun 	psel = event & PM_PMCSEL_MSK;
347*4882a593Smuzhiyun 	if (pmc >= 5)
348*4882a593Smuzhiyun 		return 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	bit = -1;
351*4882a593Smuzhiyun 	if (psel < sizeof(direct_event_is_marked)) {
352*4882a593Smuzhiyun 		if (direct_event_is_marked[psel] & (1 << pmc))
353*4882a593Smuzhiyun 			return 1;
354*4882a593Smuzhiyun 		if (direct_event_is_marked[psel] & 0x80)
355*4882a593Smuzhiyun 			bit = 4;
356*4882a593Smuzhiyun 		else if (psel == 0x08)
357*4882a593Smuzhiyun 			bit = pmc - 1;
358*4882a593Smuzhiyun 		else if (psel == 0x10)
359*4882a593Smuzhiyun 			bit = 4 - pmc;
360*4882a593Smuzhiyun 		else if (psel == 0x1b && (pmc == 1 || pmc == 3))
361*4882a593Smuzhiyun 			bit = 4;
362*4882a593Smuzhiyun 	} else if ((psel & 0x58) == 0x40)
363*4882a593Smuzhiyun 		bit = psel & 7;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (!(event & PM_BUSEVENT_MSK))
366*4882a593Smuzhiyun 		return 0;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
369*4882a593Smuzhiyun 	unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
370*4882a593Smuzhiyun 	if (unit == PM_LSU0) {
371*4882a593Smuzhiyun 		/* byte 1 bits 0-7, byte 2 bits 0,2-4,6 */
372*4882a593Smuzhiyun 		mask = 0x5dff00;
373*4882a593Smuzhiyun 	} else if (unit == PM_LSU1 && byte >= 4) {
374*4882a593Smuzhiyun 		byte -= 4;
375*4882a593Smuzhiyun 		/* byte 4 bits 1,3,5,7, byte 5 bits 6-7, byte 7 bits 0-4,6 */
376*4882a593Smuzhiyun 		mask = 0x5f00c0aa;
377*4882a593Smuzhiyun 	} else
378*4882a593Smuzhiyun 		return 0;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return (mask >> (byte * 8 + bit)) & 1;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
power5_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[])383*4882a593Smuzhiyun static int power5_compute_mmcr(u64 event[], int n_ev,
384*4882a593Smuzhiyun 			       unsigned int hwc[], struct mmcr_regs *mmcr,
385*4882a593Smuzhiyun 			       struct perf_event *pevents[])
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	unsigned long mmcr1 = 0;
388*4882a593Smuzhiyun 	unsigned long mmcra = MMCRA_SDAR_DCACHE_MISS | MMCRA_SDAR_ERAT_MISS;
389*4882a593Smuzhiyun 	unsigned int pmc, unit, byte, psel;
390*4882a593Smuzhiyun 	unsigned int ttm, grp;
391*4882a593Smuzhiyun 	int i, isbus, bit, grsel;
392*4882a593Smuzhiyun 	unsigned int pmc_inuse = 0;
393*4882a593Smuzhiyun 	unsigned int pmc_grp_use[2];
394*4882a593Smuzhiyun 	unsigned char busbyte[4];
395*4882a593Smuzhiyun 	unsigned char unituse[16];
396*4882a593Smuzhiyun 	int ttmuse;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (n_ev > 6)
399*4882a593Smuzhiyun 		return -1;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* First pass to count resource use */
402*4882a593Smuzhiyun 	pmc_grp_use[0] = pmc_grp_use[1] = 0;
403*4882a593Smuzhiyun 	memset(busbyte, 0, sizeof(busbyte));
404*4882a593Smuzhiyun 	memset(unituse, 0, sizeof(unituse));
405*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
406*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
407*4882a593Smuzhiyun 		if (pmc) {
408*4882a593Smuzhiyun 			if (pmc > 6)
409*4882a593Smuzhiyun 				return -1;
410*4882a593Smuzhiyun 			if (pmc_inuse & (1 << (pmc - 1)))
411*4882a593Smuzhiyun 				return -1;
412*4882a593Smuzhiyun 			pmc_inuse |= 1 << (pmc - 1);
413*4882a593Smuzhiyun 			/* count 1/2 vs 3/4 use */
414*4882a593Smuzhiyun 			if (pmc <= 4)
415*4882a593Smuzhiyun 				++pmc_grp_use[(pmc - 1) >> 1];
416*4882a593Smuzhiyun 		}
417*4882a593Smuzhiyun 		if (event[i] & PM_BUSEVENT_MSK) {
418*4882a593Smuzhiyun 			unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
419*4882a593Smuzhiyun 			byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
420*4882a593Smuzhiyun 			if (unit > PM_LASTUNIT)
421*4882a593Smuzhiyun 				return -1;
422*4882a593Smuzhiyun 			if (unit == PM_ISU0_ALT)
423*4882a593Smuzhiyun 				unit = PM_ISU0;
424*4882a593Smuzhiyun 			if (byte >= 4) {
425*4882a593Smuzhiyun 				if (unit != PM_LSU1)
426*4882a593Smuzhiyun 					return -1;
427*4882a593Smuzhiyun 				++unit;
428*4882a593Smuzhiyun 				byte &= 3;
429*4882a593Smuzhiyun 			}
430*4882a593Smuzhiyun 			if (!pmc)
431*4882a593Smuzhiyun 				++pmc_grp_use[byte & 1];
432*4882a593Smuzhiyun 			if (busbyte[byte] && busbyte[byte] != unit)
433*4882a593Smuzhiyun 				return -1;
434*4882a593Smuzhiyun 			busbyte[byte] = unit;
435*4882a593Smuzhiyun 			unituse[unit] = 1;
436*4882a593Smuzhiyun 		}
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun 	if (pmc_grp_use[0] > 2 || pmc_grp_use[1] > 2)
439*4882a593Smuzhiyun 		return -1;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/*
442*4882a593Smuzhiyun 	 * Assign resources and set multiplexer selects.
443*4882a593Smuzhiyun 	 *
444*4882a593Smuzhiyun 	 * PM_ISU0 can go either on TTM0 or TTM1, but that's the only
445*4882a593Smuzhiyun 	 * choice we have to deal with.
446*4882a593Smuzhiyun 	 */
447*4882a593Smuzhiyun 	if (unituse[PM_ISU0] &
448*4882a593Smuzhiyun 	    (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_ISU1])) {
449*4882a593Smuzhiyun 		unituse[PM_ISU0_ALT] = 1;	/* move ISU to TTM1 */
450*4882a593Smuzhiyun 		unituse[PM_ISU0] = 0;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 	/* Set TTM[01]SEL fields. */
453*4882a593Smuzhiyun 	ttmuse = 0;
454*4882a593Smuzhiyun 	for (i = PM_FPU; i <= PM_ISU1; ++i) {
455*4882a593Smuzhiyun 		if (!unituse[i])
456*4882a593Smuzhiyun 			continue;
457*4882a593Smuzhiyun 		if (ttmuse++)
458*4882a593Smuzhiyun 			return -1;
459*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)i << MMCR1_TTM0SEL_SH;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 	ttmuse = 0;
462*4882a593Smuzhiyun 	for (; i <= PM_GRS; ++i) {
463*4882a593Smuzhiyun 		if (!unituse[i])
464*4882a593Smuzhiyun 			continue;
465*4882a593Smuzhiyun 		if (ttmuse++)
466*4882a593Smuzhiyun 			return -1;
467*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)(i & 3) << MMCR1_TTM1SEL_SH;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 	if (ttmuse > 1)
470*4882a593Smuzhiyun 		return -1;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Set byte lane select fields, TTM[23]SEL and GRS_*SEL. */
473*4882a593Smuzhiyun 	for (byte = 0; byte < 4; ++byte) {
474*4882a593Smuzhiyun 		unit = busbyte[byte];
475*4882a593Smuzhiyun 		if (!unit)
476*4882a593Smuzhiyun 			continue;
477*4882a593Smuzhiyun 		if (unit == PM_ISU0 && unituse[PM_ISU0_ALT]) {
478*4882a593Smuzhiyun 			/* get ISU0 through TTM1 rather than TTM0 */
479*4882a593Smuzhiyun 			unit = PM_ISU0_ALT;
480*4882a593Smuzhiyun 		} else if (unit == PM_LSU1 + 1) {
481*4882a593Smuzhiyun 			/* select lower word of LSU1 for this byte */
482*4882a593Smuzhiyun 			mmcr1 |= 1ul << (MMCR1_TTM3SEL_SH + 3 - byte);
483*4882a593Smuzhiyun 		}
484*4882a593Smuzhiyun 		ttm = unit >> 2;
485*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)ttm
486*4882a593Smuzhiyun 			<< (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
490*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
491*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
492*4882a593Smuzhiyun 		unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
493*4882a593Smuzhiyun 		byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
494*4882a593Smuzhiyun 		psel = event[i] & PM_PMCSEL_MSK;
495*4882a593Smuzhiyun 		isbus = event[i] & PM_BUSEVENT_MSK;
496*4882a593Smuzhiyun 		if (!pmc) {
497*4882a593Smuzhiyun 			/* Bus event or any-PMC direct event */
498*4882a593Smuzhiyun 			for (pmc = 0; pmc < 4; ++pmc) {
499*4882a593Smuzhiyun 				if (pmc_inuse & (1 << pmc))
500*4882a593Smuzhiyun 					continue;
501*4882a593Smuzhiyun 				grp = (pmc >> 1) & 1;
502*4882a593Smuzhiyun 				if (isbus) {
503*4882a593Smuzhiyun 					if (grp == (byte & 1))
504*4882a593Smuzhiyun 						break;
505*4882a593Smuzhiyun 				} else if (pmc_grp_use[grp] < 2) {
506*4882a593Smuzhiyun 					++pmc_grp_use[grp];
507*4882a593Smuzhiyun 					break;
508*4882a593Smuzhiyun 				}
509*4882a593Smuzhiyun 			}
510*4882a593Smuzhiyun 			pmc_inuse |= 1 << pmc;
511*4882a593Smuzhiyun 		} else if (pmc <= 4) {
512*4882a593Smuzhiyun 			/* Direct event */
513*4882a593Smuzhiyun 			--pmc;
514*4882a593Smuzhiyun 			if ((psel == 8 || psel == 0x10) && isbus && (byte & 2))
515*4882a593Smuzhiyun 				/* add events on higher-numbered bus */
516*4882a593Smuzhiyun 				mmcr1 |= 1ul << (MMCR1_PMC1_ADDER_SEL_SH - pmc);
517*4882a593Smuzhiyun 		} else {
518*4882a593Smuzhiyun 			/* Instructions or run cycles on PMC5/6 */
519*4882a593Smuzhiyun 			--pmc;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 		if (isbus && unit == PM_GRS) {
522*4882a593Smuzhiyun 			bit = psel & 7;
523*4882a593Smuzhiyun 			grsel = (event[i] >> PM_GRS_SH) & PM_GRS_MSK;
524*4882a593Smuzhiyun 			mmcr1 |= (unsigned long)grsel << grsel_shift[bit];
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 		if (power5_marked_instr_event(event[i]))
527*4882a593Smuzhiyun 			mmcra |= MMCRA_SAMPLE_ENABLE;
528*4882a593Smuzhiyun 		if (pmc <= 3)
529*4882a593Smuzhiyun 			mmcr1 |= psel << MMCR1_PMCSEL_SH(pmc);
530*4882a593Smuzhiyun 		hwc[i] = pmc;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	/* Return MMCRx values */
534*4882a593Smuzhiyun 	mmcr->mmcr0 = 0;
535*4882a593Smuzhiyun 	if (pmc_inuse & 1)
536*4882a593Smuzhiyun 		mmcr->mmcr0 = MMCR0_PMC1CE;
537*4882a593Smuzhiyun 	if (pmc_inuse & 0x3e)
538*4882a593Smuzhiyun 		mmcr->mmcr0 |= MMCR0_PMCjCE;
539*4882a593Smuzhiyun 	mmcr->mmcr1 = mmcr1;
540*4882a593Smuzhiyun 	mmcr->mmcra = mmcra;
541*4882a593Smuzhiyun 	return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
power5_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)544*4882a593Smuzhiyun static void power5_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	if (pmc <= 3)
547*4882a593Smuzhiyun 		mmcr->mmcr1 &= ~(0x7fUL << MMCR1_PMCSEL_SH(pmc));
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun static int power5_generic_events[] = {
551*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES]		= 0xf,
552*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS]		= 0x100009,
553*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4c1090, /* LD_REF_L1 */
554*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES]		= 0x3c1088, /* LD_MISS_L1 */
555*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x230e4,  /* BR_ISSUED */
556*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES]		= 0x230e5,  /* BR_MPRED_CR */
557*4882a593Smuzhiyun };
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun  * Table of generalized cache-related events.
563*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
564*4882a593Smuzhiyun  * are event codes.
565*4882a593Smuzhiyun  */
566*4882a593Smuzhiyun static u64 power5_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
567*4882a593Smuzhiyun 	[C(L1D)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
568*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x4c1090,	0x3c1088	},
569*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0x3c1090,	0xc10c3		},
570*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0xc70e7,	0		},
571*4882a593Smuzhiyun 	},
572*4882a593Smuzhiyun 	[C(L1I)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
573*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0		},
574*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
575*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0,		0		},
576*4882a593Smuzhiyun 	},
577*4882a593Smuzhiyun 	[C(LL)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
578*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x3c309b	},
579*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0,		0		},
580*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0xc50c3,	0		},
581*4882a593Smuzhiyun 	},
582*4882a593Smuzhiyun 	[C(DTLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
583*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x2c4090,	0x800c4		},
584*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
585*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
586*4882a593Smuzhiyun 	},
587*4882a593Smuzhiyun 	[C(ITLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
588*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x800c0		},
589*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
590*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
591*4882a593Smuzhiyun 	},
592*4882a593Smuzhiyun 	[C(BPU)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
593*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x230e4,	0x230e5		},
594*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
595*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
596*4882a593Smuzhiyun 	},
597*4882a593Smuzhiyun 	[C(NODE)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
598*4882a593Smuzhiyun 		[C(OP_READ)] = {	-1,		-1		},
599*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
600*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
601*4882a593Smuzhiyun 	},
602*4882a593Smuzhiyun };
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun static struct power_pmu power5_pmu = {
605*4882a593Smuzhiyun 	.name			= "POWER5",
606*4882a593Smuzhiyun 	.n_counter		= 6,
607*4882a593Smuzhiyun 	.max_alternatives	= MAX_ALT,
608*4882a593Smuzhiyun 	.add_fields		= 0x7000090000555ul,
609*4882a593Smuzhiyun 	.test_adder		= 0x3000490000000ul,
610*4882a593Smuzhiyun 	.compute_mmcr		= power5_compute_mmcr,
611*4882a593Smuzhiyun 	.get_constraint		= power5_get_constraint,
612*4882a593Smuzhiyun 	.get_alternatives	= power5_get_alternatives,
613*4882a593Smuzhiyun 	.disable_pmc		= power5_disable_pmc,
614*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power5_generic_events),
615*4882a593Smuzhiyun 	.generic_events		= power5_generic_events,
616*4882a593Smuzhiyun 	.cache_events		= &power5_cache_events,
617*4882a593Smuzhiyun 	.flags			= PPMU_HAS_SSLOT,
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
init_power5_pmu(void)620*4882a593Smuzhiyun int init_power5_pmu(void)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
623*4882a593Smuzhiyun 	    strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power5"))
624*4882a593Smuzhiyun 		return -ENODEV;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	return register_power_pmu(&power5_pmu);
627*4882a593Smuzhiyun }
628