xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power5+-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER5+/++ (not POWER5) processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Paul Mackerras, IBM Corporation.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/perf_event.h>
9*4882a593Smuzhiyun #include <linux/string.h>
10*4882a593Smuzhiyun #include <asm/reg.h>
11*4882a593Smuzhiyun #include <asm/cputable.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "internal.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun  * Bits in event code for POWER5+ (POWER5 GS) and POWER5++ (POWER5 GS DD3)
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun #define PM_PMC_SH	20	/* PMC number (1-based) for direct events */
19*4882a593Smuzhiyun #define PM_PMC_MSK	0xf
20*4882a593Smuzhiyun #define PM_PMC_MSKS	(PM_PMC_MSK << PM_PMC_SH)
21*4882a593Smuzhiyun #define PM_UNIT_SH	16	/* TTMMUX number and setting - unit select */
22*4882a593Smuzhiyun #define PM_UNIT_MSK	0xf
23*4882a593Smuzhiyun #define PM_BYTE_SH	12	/* Byte number of event bus to use */
24*4882a593Smuzhiyun #define PM_BYTE_MSK	7
25*4882a593Smuzhiyun #define PM_GRS_SH	8	/* Storage subsystem mux select */
26*4882a593Smuzhiyun #define PM_GRS_MSK	7
27*4882a593Smuzhiyun #define PM_BUSEVENT_MSK	0x80	/* Set if event uses event bus */
28*4882a593Smuzhiyun #define PM_PMCSEL_MSK	0x7f
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Values in PM_UNIT field */
31*4882a593Smuzhiyun #define PM_FPU		0
32*4882a593Smuzhiyun #define PM_ISU0		1
33*4882a593Smuzhiyun #define PM_IFU		2
34*4882a593Smuzhiyun #define PM_ISU1		3
35*4882a593Smuzhiyun #define PM_IDU		4
36*4882a593Smuzhiyun #define PM_ISU0_ALT	6
37*4882a593Smuzhiyun #define PM_GRS		7
38*4882a593Smuzhiyun #define PM_LSU0		8
39*4882a593Smuzhiyun #define PM_LSU1		0xc
40*4882a593Smuzhiyun #define PM_LASTUNIT	0xc
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * Bits in MMCR1 for POWER5+
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun #define MMCR1_TTM0SEL_SH	62
46*4882a593Smuzhiyun #define MMCR1_TTM1SEL_SH	60
47*4882a593Smuzhiyun #define MMCR1_TTM2SEL_SH	58
48*4882a593Smuzhiyun #define MMCR1_TTM3SEL_SH	56
49*4882a593Smuzhiyun #define MMCR1_TTMSEL_MSK	3
50*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG0SEL_SH	54
51*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG1SEL_SH	52
52*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG2SEL_SH	50
53*4882a593Smuzhiyun #define MMCR1_TD_CP_DBG3SEL_SH	48
54*4882a593Smuzhiyun #define MMCR1_GRS_L2SEL_SH	46
55*4882a593Smuzhiyun #define MMCR1_GRS_L2SEL_MSK	3
56*4882a593Smuzhiyun #define MMCR1_GRS_L3SEL_SH	44
57*4882a593Smuzhiyun #define MMCR1_GRS_L3SEL_MSK	3
58*4882a593Smuzhiyun #define MMCR1_GRS_MCSEL_SH	41
59*4882a593Smuzhiyun #define MMCR1_GRS_MCSEL_MSK	7
60*4882a593Smuzhiyun #define MMCR1_GRS_FABSEL_SH	39
61*4882a593Smuzhiyun #define MMCR1_GRS_FABSEL_MSK	3
62*4882a593Smuzhiyun #define MMCR1_PMC1_ADDER_SEL_SH	35
63*4882a593Smuzhiyun #define MMCR1_PMC2_ADDER_SEL_SH	34
64*4882a593Smuzhiyun #define MMCR1_PMC3_ADDER_SEL_SH	33
65*4882a593Smuzhiyun #define MMCR1_PMC4_ADDER_SEL_SH	32
66*4882a593Smuzhiyun #define MMCR1_PMC1SEL_SH	25
67*4882a593Smuzhiyun #define MMCR1_PMC2SEL_SH	17
68*4882a593Smuzhiyun #define MMCR1_PMC3SEL_SH	9
69*4882a593Smuzhiyun #define MMCR1_PMC4SEL_SH	1
70*4882a593Smuzhiyun #define MMCR1_PMCSEL_SH(n)	(MMCR1_PMC1SEL_SH - (n) * 8)
71*4882a593Smuzhiyun #define MMCR1_PMCSEL_MSK	0x7f
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun  * Layout of constraint bits:
75*4882a593Smuzhiyun  * 6666555555555544444444443333333333222222222211111111110000000000
76*4882a593Smuzhiyun  * 3210987654321098765432109876543210987654321098765432109876543210
77*4882a593Smuzhiyun  *             [  ><><>< ><> <><>[  >  <  ><  ><  ><  ><><><><><><>
78*4882a593Smuzhiyun  *             NC  G0G1G2 G3 T0T1 UC    B0  B1  B2  B3 P6P5P4P3P2P1
79*4882a593Smuzhiyun  *
80*4882a593Smuzhiyun  * NC - number of counters
81*4882a593Smuzhiyun  *     51: NC error 0x0008_0000_0000_0000
82*4882a593Smuzhiyun  *     48-50: number of events needing PMC1-4 0x0007_0000_0000_0000
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * G0..G3 - GRS mux constraints
85*4882a593Smuzhiyun  *     46-47: GRS_L2SEL value
86*4882a593Smuzhiyun  *     44-45: GRS_L3SEL value
87*4882a593Smuzhiyun  *     41-44: GRS_MCSEL value
88*4882a593Smuzhiyun  *     39-40: GRS_FABSEL value
89*4882a593Smuzhiyun  *	Note that these match up with their bit positions in MMCR1
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * T0 - TTM0 constraint
92*4882a593Smuzhiyun  *     36-37: TTM0SEL value (0=FPU, 2=IFU, 3=ISU1) 0x30_0000_0000
93*4882a593Smuzhiyun  *
94*4882a593Smuzhiyun  * T1 - TTM1 constraint
95*4882a593Smuzhiyun  *     34-35: TTM1SEL value (0=IDU, 3=GRS) 0x0c_0000_0000
96*4882a593Smuzhiyun  *
97*4882a593Smuzhiyun  * UC - unit constraint: can't have all three of FPU|IFU|ISU1, ISU0, IDU|GRS
98*4882a593Smuzhiyun  *     33: UC3 error 0x02_0000_0000
99*4882a593Smuzhiyun  *     32: FPU|IFU|ISU1 events needed 0x01_0000_0000
100*4882a593Smuzhiyun  *     31: ISU0 events needed 0x01_8000_0000
101*4882a593Smuzhiyun  *     30: IDU|GRS events needed 0x00_4000_0000
102*4882a593Smuzhiyun  *
103*4882a593Smuzhiyun  * B0
104*4882a593Smuzhiyun  *     24-27: Byte 0 event source 0x0f00_0000
105*4882a593Smuzhiyun  *	      Encoding as for the event code
106*4882a593Smuzhiyun  *
107*4882a593Smuzhiyun  * B1, B2, B3
108*4882a593Smuzhiyun  *     20-23, 16-19, 12-15: Byte 1, 2, 3 event sources
109*4882a593Smuzhiyun  *
110*4882a593Smuzhiyun  * P6
111*4882a593Smuzhiyun  *     11: P6 error 0x800
112*4882a593Smuzhiyun  *     10-11: Count of events needing PMC6
113*4882a593Smuzhiyun  *
114*4882a593Smuzhiyun  * P1..P5
115*4882a593Smuzhiyun  *     0-9: Count of events needing PMC1..PMC5
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const int grsel_shift[8] = {
119*4882a593Smuzhiyun 	MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH,
120*4882a593Smuzhiyun 	MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH,
121*4882a593Smuzhiyun 	MMCR1_GRS_MCSEL_SH, MMCR1_GRS_FABSEL_SH
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Masks and values for using events from the various units */
125*4882a593Smuzhiyun static unsigned long unit_cons[PM_LASTUNIT+1][2] = {
126*4882a593Smuzhiyun 	[PM_FPU] =   { 0x3200000000ul, 0x0100000000ul },
127*4882a593Smuzhiyun 	[PM_ISU0] =  { 0x0200000000ul, 0x0080000000ul },
128*4882a593Smuzhiyun 	[PM_ISU1] =  { 0x3200000000ul, 0x3100000000ul },
129*4882a593Smuzhiyun 	[PM_IFU] =   { 0x3200000000ul, 0x2100000000ul },
130*4882a593Smuzhiyun 	[PM_IDU] =   { 0x0e00000000ul, 0x0040000000ul },
131*4882a593Smuzhiyun 	[PM_GRS] =   { 0x0e00000000ul, 0x0c40000000ul },
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
power5p_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp)134*4882a593Smuzhiyun static int power5p_get_constraint(u64 event, unsigned long *maskp,
135*4882a593Smuzhiyun 				  unsigned long *valp)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	int pmc, byte, unit, sh;
138*4882a593Smuzhiyun 	int bit, fmask;
139*4882a593Smuzhiyun 	unsigned long mask = 0, value = 0;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
142*4882a593Smuzhiyun 	if (pmc) {
143*4882a593Smuzhiyun 		if (pmc > 6)
144*4882a593Smuzhiyun 			return -1;
145*4882a593Smuzhiyun 		sh = (pmc - 1) * 2;
146*4882a593Smuzhiyun 		mask |= 2 << sh;
147*4882a593Smuzhiyun 		value |= 1 << sh;
148*4882a593Smuzhiyun 		if (pmc >= 5 && !(event == 0x500009 || event == 0x600005))
149*4882a593Smuzhiyun 			return -1;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	if (event & PM_BUSEVENT_MSK) {
152*4882a593Smuzhiyun 		unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
153*4882a593Smuzhiyun 		if (unit > PM_LASTUNIT)
154*4882a593Smuzhiyun 			return -1;
155*4882a593Smuzhiyun 		if (unit == PM_ISU0_ALT)
156*4882a593Smuzhiyun 			unit = PM_ISU0;
157*4882a593Smuzhiyun 		mask |= unit_cons[unit][0];
158*4882a593Smuzhiyun 		value |= unit_cons[unit][1];
159*4882a593Smuzhiyun 		byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
160*4882a593Smuzhiyun 		if (byte >= 4) {
161*4882a593Smuzhiyun 			if (unit != PM_LSU1)
162*4882a593Smuzhiyun 				return -1;
163*4882a593Smuzhiyun 			/* Map LSU1 low word (bytes 4-7) to unit LSU1+1 */
164*4882a593Smuzhiyun 			++unit;
165*4882a593Smuzhiyun 			byte &= 3;
166*4882a593Smuzhiyun 		}
167*4882a593Smuzhiyun 		if (unit == PM_GRS) {
168*4882a593Smuzhiyun 			bit = event & 7;
169*4882a593Smuzhiyun 			fmask = (bit == 6)? 7: 3;
170*4882a593Smuzhiyun 			sh = grsel_shift[bit];
171*4882a593Smuzhiyun 			mask |= (unsigned long)fmask << sh;
172*4882a593Smuzhiyun 			value |= (unsigned long)((event >> PM_GRS_SH) & fmask)
173*4882a593Smuzhiyun 				<< sh;
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 		/* Set byte lane select field */
176*4882a593Smuzhiyun 		mask  |= 0xfUL << (24 - 4 * byte);
177*4882a593Smuzhiyun 		value |= (unsigned long)unit << (24 - 4 * byte);
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 	if (pmc < 5) {
180*4882a593Smuzhiyun 		/* need a counter from PMC1-4 set */
181*4882a593Smuzhiyun 		mask  |= 0x8000000000000ul;
182*4882a593Smuzhiyun 		value |= 0x1000000000000ul;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	*maskp = mask;
185*4882a593Smuzhiyun 	*valp = value;
186*4882a593Smuzhiyun 	return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
power5p_limited_pmc_event(u64 event)189*4882a593Smuzhiyun static int power5p_limited_pmc_event(u64 event)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	int pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return pmc == 5 || pmc == 6;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define MAX_ALT	3	/* at most 3 alternatives for any event */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun static const unsigned int event_alternatives[][MAX_ALT] = {
199*4882a593Smuzhiyun 	{ 0x100c0,  0x40001f },			/* PM_GCT_FULL_CYC */
200*4882a593Smuzhiyun 	{ 0x120e4,  0x400002 },			/* PM_GRP_DISP_REJECT */
201*4882a593Smuzhiyun 	{ 0x230e2,  0x323087 },			/* PM_BR_PRED_CR */
202*4882a593Smuzhiyun 	{ 0x230e3,  0x223087, 0x3230a0 },	/* PM_BR_PRED_TA */
203*4882a593Smuzhiyun 	{ 0x410c7,  0x441084 },			/* PM_THRD_L2MISS_BOTH_CYC */
204*4882a593Smuzhiyun 	{ 0x800c4,  0xc20e0 },			/* PM_DTLB_MISS */
205*4882a593Smuzhiyun 	{ 0xc50c6,  0xc60e0 },			/* PM_MRK_DTLB_MISS */
206*4882a593Smuzhiyun 	{ 0x100005, 0x600005 },			/* PM_RUN_CYC */
207*4882a593Smuzhiyun 	{ 0x100009, 0x200009 },			/* PM_INST_CMPL */
208*4882a593Smuzhiyun 	{ 0x200015, 0x300015 },			/* PM_LSU_LMQ_SRQ_EMPTY_CYC */
209*4882a593Smuzhiyun 	{ 0x300009, 0x400009 },			/* PM_INST_DISP */
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * Scan the alternatives table for a match and return the
214*4882a593Smuzhiyun  * index into the alternatives table if found, else -1.
215*4882a593Smuzhiyun  */
find_alternative(unsigned int event)216*4882a593Smuzhiyun static int find_alternative(unsigned int event)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	int i, j;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
221*4882a593Smuzhiyun 		if (event < event_alternatives[i][0])
222*4882a593Smuzhiyun 			break;
223*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
224*4882a593Smuzhiyun 			if (event == event_alternatives[i][j])
225*4882a593Smuzhiyun 				return i;
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 	return -1;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static const unsigned char bytedecode_alternatives[4][4] = {
231*4882a593Smuzhiyun 	/* PMC 1 */	{ 0x21, 0x23, 0x25, 0x27 },
232*4882a593Smuzhiyun 	/* PMC 2 */	{ 0x07, 0x17, 0x0e, 0x1e },
233*4882a593Smuzhiyun 	/* PMC 3 */	{ 0x20, 0x22, 0x24, 0x26 },
234*4882a593Smuzhiyun 	/* PMC 4 */	{ 0x07, 0x17, 0x0e, 0x1e }
235*4882a593Smuzhiyun };
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun  * Some direct events for decodes of event bus byte 3 have alternative
239*4882a593Smuzhiyun  * PMCSEL values on other counters.  This returns the alternative
240*4882a593Smuzhiyun  * event code for those that do, or -1 otherwise.  This also handles
241*4882a593Smuzhiyun  * alternative PCMSEL values for add events.
242*4882a593Smuzhiyun  */
find_alternative_bdecode(u64 event)243*4882a593Smuzhiyun static s64 find_alternative_bdecode(u64 event)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int pmc, altpmc, pp, j;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
248*4882a593Smuzhiyun 	if (pmc == 0 || pmc > 4)
249*4882a593Smuzhiyun 		return -1;
250*4882a593Smuzhiyun 	altpmc = 5 - pmc;	/* 1 <-> 4, 2 <-> 3 */
251*4882a593Smuzhiyun 	pp = event & PM_PMCSEL_MSK;
252*4882a593Smuzhiyun 	for (j = 0; j < 4; ++j) {
253*4882a593Smuzhiyun 		if (bytedecode_alternatives[pmc - 1][j] == pp) {
254*4882a593Smuzhiyun 			return (event & ~(PM_PMC_MSKS | PM_PMCSEL_MSK)) |
255*4882a593Smuzhiyun 				(altpmc << PM_PMC_SH) |
256*4882a593Smuzhiyun 				bytedecode_alternatives[altpmc - 1][j];
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* new decode alternatives for power5+ */
261*4882a593Smuzhiyun 	if (pmc == 1 && (pp == 0x0d || pp == 0x0e))
262*4882a593Smuzhiyun 		return event + (2 << PM_PMC_SH) + (0x2e - 0x0d);
263*4882a593Smuzhiyun 	if (pmc == 3 && (pp == 0x2e || pp == 0x2f))
264*4882a593Smuzhiyun 		return event - (2 << PM_PMC_SH) - (0x2e - 0x0d);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* alternative add event encodings */
267*4882a593Smuzhiyun 	if (pp == 0x10 || pp == 0x28)
268*4882a593Smuzhiyun 		return ((event ^ (0x10 ^ 0x28)) & ~PM_PMC_MSKS) |
269*4882a593Smuzhiyun 			(altpmc << PM_PMC_SH);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return -1;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
power5p_get_alternatives(u64 event,unsigned int flags,u64 alt[])274*4882a593Smuzhiyun static int power5p_get_alternatives(u64 event, unsigned int flags, u64 alt[])
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	int i, j, nalt = 1;
277*4882a593Smuzhiyun 	int nlim;
278*4882a593Smuzhiyun 	s64 ae;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	alt[0] = event;
281*4882a593Smuzhiyun 	nalt = 1;
282*4882a593Smuzhiyun 	nlim = power5p_limited_pmc_event(event);
283*4882a593Smuzhiyun 	i = find_alternative(event);
284*4882a593Smuzhiyun 	if (i >= 0) {
285*4882a593Smuzhiyun 		for (j = 0; j < MAX_ALT; ++j) {
286*4882a593Smuzhiyun 			ae = event_alternatives[i][j];
287*4882a593Smuzhiyun 			if (ae && ae != event)
288*4882a593Smuzhiyun 				alt[nalt++] = ae;
289*4882a593Smuzhiyun 			nlim += power5p_limited_pmc_event(ae);
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 	} else {
292*4882a593Smuzhiyun 		ae = find_alternative_bdecode(event);
293*4882a593Smuzhiyun 		if (ae > 0)
294*4882a593Smuzhiyun 			alt[nalt++] = ae;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (flags & PPMU_ONLY_COUNT_RUN) {
298*4882a593Smuzhiyun 		/*
299*4882a593Smuzhiyun 		 * We're only counting in RUN state,
300*4882a593Smuzhiyun 		 * so PM_CYC is equivalent to PM_RUN_CYC
301*4882a593Smuzhiyun 		 * and PM_INST_CMPL === PM_RUN_INST_CMPL.
302*4882a593Smuzhiyun 		 * This doesn't include alternatives that don't provide
303*4882a593Smuzhiyun 		 * any extra flexibility in assigning PMCs (e.g.
304*4882a593Smuzhiyun 		 * 0x100005 for PM_RUN_CYC vs. 0xf for PM_CYC).
305*4882a593Smuzhiyun 		 * Note that even with these additional alternatives
306*4882a593Smuzhiyun 		 * we never end up with more than 3 alternatives for any event.
307*4882a593Smuzhiyun 		 */
308*4882a593Smuzhiyun 		j = nalt;
309*4882a593Smuzhiyun 		for (i = 0; i < nalt; ++i) {
310*4882a593Smuzhiyun 			switch (alt[i]) {
311*4882a593Smuzhiyun 			case 0xf:	/* PM_CYC */
312*4882a593Smuzhiyun 				alt[j++] = 0x600005;	/* PM_RUN_CYC */
313*4882a593Smuzhiyun 				++nlim;
314*4882a593Smuzhiyun 				break;
315*4882a593Smuzhiyun 			case 0x600005:	/* PM_RUN_CYC */
316*4882a593Smuzhiyun 				alt[j++] = 0xf;
317*4882a593Smuzhiyun 				break;
318*4882a593Smuzhiyun 			case 0x100009:	/* PM_INST_CMPL */
319*4882a593Smuzhiyun 				alt[j++] = 0x500009;	/* PM_RUN_INST_CMPL */
320*4882a593Smuzhiyun 				++nlim;
321*4882a593Smuzhiyun 				break;
322*4882a593Smuzhiyun 			case 0x500009:	/* PM_RUN_INST_CMPL */
323*4882a593Smuzhiyun 				alt[j++] = 0x100009;	/* PM_INST_CMPL */
324*4882a593Smuzhiyun 				alt[j++] = 0x200009;
325*4882a593Smuzhiyun 				break;
326*4882a593Smuzhiyun 			}
327*4882a593Smuzhiyun 		}
328*4882a593Smuzhiyun 		nalt = j;
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (!(flags & PPMU_LIMITED_PMC_OK) && nlim) {
332*4882a593Smuzhiyun 		/* remove the limited PMC events */
333*4882a593Smuzhiyun 		j = 0;
334*4882a593Smuzhiyun 		for (i = 0; i < nalt; ++i) {
335*4882a593Smuzhiyun 			if (!power5p_limited_pmc_event(alt[i])) {
336*4882a593Smuzhiyun 				alt[j] = alt[i];
337*4882a593Smuzhiyun 				++j;
338*4882a593Smuzhiyun 			}
339*4882a593Smuzhiyun 		}
340*4882a593Smuzhiyun 		nalt = j;
341*4882a593Smuzhiyun 	} else if ((flags & PPMU_LIMITED_PMC_REQD) && nlim < nalt) {
342*4882a593Smuzhiyun 		/* remove all but the limited PMC events */
343*4882a593Smuzhiyun 		j = 0;
344*4882a593Smuzhiyun 		for (i = 0; i < nalt; ++i) {
345*4882a593Smuzhiyun 			if (power5p_limited_pmc_event(alt[i])) {
346*4882a593Smuzhiyun 				alt[j] = alt[i];
347*4882a593Smuzhiyun 				++j;
348*4882a593Smuzhiyun 			}
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 		nalt = j;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return nalt;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun  * Map of which direct events on which PMCs are marked instruction events.
358*4882a593Smuzhiyun  * Indexed by PMCSEL value, bit i (LE) set if PMC i is a marked event.
359*4882a593Smuzhiyun  * Bit 0 is set if it is marked for all PMCs.
360*4882a593Smuzhiyun  * The 0x80 bit indicates a byte decode PMCSEL value.
361*4882a593Smuzhiyun  */
362*4882a593Smuzhiyun static unsigned char direct_event_is_marked[0x28] = {
363*4882a593Smuzhiyun 	0,	/* 00 */
364*4882a593Smuzhiyun 	0x1f,	/* 01 PM_IOPS_CMPL */
365*4882a593Smuzhiyun 	0x2,	/* 02 PM_MRK_GRP_DISP */
366*4882a593Smuzhiyun 	0xe,	/* 03 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
367*4882a593Smuzhiyun 	0,	/* 04 */
368*4882a593Smuzhiyun 	0x1c,	/* 05 PM_MRK_BRU_FIN, PM_MRK_INST_FIN, PM_MRK_CRU_FIN */
369*4882a593Smuzhiyun 	0x80,	/* 06 */
370*4882a593Smuzhiyun 	0x80,	/* 07 */
371*4882a593Smuzhiyun 	0, 0, 0,/* 08 - 0a */
372*4882a593Smuzhiyun 	0x18,	/* 0b PM_THRESH_TIMEO, PM_MRK_GRP_TIMEO */
373*4882a593Smuzhiyun 	0,	/* 0c */
374*4882a593Smuzhiyun 	0x80,	/* 0d */
375*4882a593Smuzhiyun 	0x80,	/* 0e */
376*4882a593Smuzhiyun 	0,	/* 0f */
377*4882a593Smuzhiyun 	0,	/* 10 */
378*4882a593Smuzhiyun 	0x14,	/* 11 PM_MRK_GRP_BR_REDIR, PM_MRK_GRP_IC_MISS */
379*4882a593Smuzhiyun 	0,	/* 12 */
380*4882a593Smuzhiyun 	0x10,	/* 13 PM_MRK_GRP_CMPL */
381*4882a593Smuzhiyun 	0x1f,	/* 14 PM_GRP_MRK, PM_MRK_{FXU,FPU,LSU}_FIN */
382*4882a593Smuzhiyun 	0x2,	/* 15 PM_MRK_GRP_ISSUED */
383*4882a593Smuzhiyun 	0x80,	/* 16 */
384*4882a593Smuzhiyun 	0x80,	/* 17 */
385*4882a593Smuzhiyun 	0, 0, 0, 0, 0,
386*4882a593Smuzhiyun 	0x80,	/* 1d */
387*4882a593Smuzhiyun 	0x80,	/* 1e */
388*4882a593Smuzhiyun 	0,	/* 1f */
389*4882a593Smuzhiyun 	0x80,	/* 20 */
390*4882a593Smuzhiyun 	0x80,	/* 21 */
391*4882a593Smuzhiyun 	0x80,	/* 22 */
392*4882a593Smuzhiyun 	0x80,	/* 23 */
393*4882a593Smuzhiyun 	0x80,	/* 24 */
394*4882a593Smuzhiyun 	0x80,	/* 25 */
395*4882a593Smuzhiyun 	0x80,	/* 26 */
396*4882a593Smuzhiyun 	0x80,	/* 27 */
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun  * Returns 1 if event counts things relating to marked instructions
401*4882a593Smuzhiyun  * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
402*4882a593Smuzhiyun  */
power5p_marked_instr_event(u64 event)403*4882a593Smuzhiyun static int power5p_marked_instr_event(u64 event)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	int pmc, psel;
406*4882a593Smuzhiyun 	int bit, byte, unit;
407*4882a593Smuzhiyun 	u32 mask;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
410*4882a593Smuzhiyun 	psel = event & PM_PMCSEL_MSK;
411*4882a593Smuzhiyun 	if (pmc >= 5)
412*4882a593Smuzhiyun 		return 0;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	bit = -1;
415*4882a593Smuzhiyun 	if (psel < sizeof(direct_event_is_marked)) {
416*4882a593Smuzhiyun 		if (direct_event_is_marked[psel] & (1 << pmc))
417*4882a593Smuzhiyun 			return 1;
418*4882a593Smuzhiyun 		if (direct_event_is_marked[psel] & 0x80)
419*4882a593Smuzhiyun 			bit = 4;
420*4882a593Smuzhiyun 		else if (psel == 0x08)
421*4882a593Smuzhiyun 			bit = pmc - 1;
422*4882a593Smuzhiyun 		else if (psel == 0x10)
423*4882a593Smuzhiyun 			bit = 4 - pmc;
424*4882a593Smuzhiyun 		else if (psel == 0x1b && (pmc == 1 || pmc == 3))
425*4882a593Smuzhiyun 			bit = 4;
426*4882a593Smuzhiyun 	} else if ((psel & 0x48) == 0x40) {
427*4882a593Smuzhiyun 		bit = psel & 7;
428*4882a593Smuzhiyun 	} else if (psel == 0x28) {
429*4882a593Smuzhiyun 		bit = pmc - 1;
430*4882a593Smuzhiyun 	} else if (pmc == 3 && (psel == 0x2e || psel == 0x2f)) {
431*4882a593Smuzhiyun 		bit = 4;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	if (!(event & PM_BUSEVENT_MSK) || bit == -1)
435*4882a593Smuzhiyun 		return 0;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
438*4882a593Smuzhiyun 	unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
439*4882a593Smuzhiyun 	if (unit == PM_LSU0) {
440*4882a593Smuzhiyun 		/* byte 1 bits 0-7, byte 2 bits 0,2-4,6 */
441*4882a593Smuzhiyun 		mask = 0x5dff00;
442*4882a593Smuzhiyun 	} else if (unit == PM_LSU1 && byte >= 4) {
443*4882a593Smuzhiyun 		byte -= 4;
444*4882a593Smuzhiyun 		/* byte 5 bits 6-7, byte 6 bits 0,4, byte 7 bits 0-4,6 */
445*4882a593Smuzhiyun 		mask = 0x5f11c000;
446*4882a593Smuzhiyun 	} else
447*4882a593Smuzhiyun 		return 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return (mask >> (byte * 8 + bit)) & 1;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
power5p_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[])452*4882a593Smuzhiyun static int power5p_compute_mmcr(u64 event[], int n_ev,
453*4882a593Smuzhiyun 				unsigned int hwc[], struct mmcr_regs *mmcr,
454*4882a593Smuzhiyun 				struct perf_event *pevents[])
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	unsigned long mmcr1 = 0;
457*4882a593Smuzhiyun 	unsigned long mmcra = 0;
458*4882a593Smuzhiyun 	unsigned int pmc, unit, byte, psel;
459*4882a593Smuzhiyun 	unsigned int ttm;
460*4882a593Smuzhiyun 	int i, isbus, bit, grsel;
461*4882a593Smuzhiyun 	unsigned int pmc_inuse = 0;
462*4882a593Smuzhiyun 	unsigned char busbyte[4];
463*4882a593Smuzhiyun 	unsigned char unituse[16];
464*4882a593Smuzhiyun 	int ttmuse;
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (n_ev > 6)
467*4882a593Smuzhiyun 		return -1;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* First pass to count resource use */
470*4882a593Smuzhiyun 	memset(busbyte, 0, sizeof(busbyte));
471*4882a593Smuzhiyun 	memset(unituse, 0, sizeof(unituse));
472*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
473*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
474*4882a593Smuzhiyun 		if (pmc) {
475*4882a593Smuzhiyun 			if (pmc > 6)
476*4882a593Smuzhiyun 				return -1;
477*4882a593Smuzhiyun 			if (pmc_inuse & (1 << (pmc - 1)))
478*4882a593Smuzhiyun 				return -1;
479*4882a593Smuzhiyun 			pmc_inuse |= 1 << (pmc - 1);
480*4882a593Smuzhiyun 		}
481*4882a593Smuzhiyun 		if (event[i] & PM_BUSEVENT_MSK) {
482*4882a593Smuzhiyun 			unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
483*4882a593Smuzhiyun 			byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
484*4882a593Smuzhiyun 			if (unit > PM_LASTUNIT)
485*4882a593Smuzhiyun 				return -1;
486*4882a593Smuzhiyun 			if (unit == PM_ISU0_ALT)
487*4882a593Smuzhiyun 				unit = PM_ISU0;
488*4882a593Smuzhiyun 			if (byte >= 4) {
489*4882a593Smuzhiyun 				if (unit != PM_LSU1)
490*4882a593Smuzhiyun 					return -1;
491*4882a593Smuzhiyun 				++unit;
492*4882a593Smuzhiyun 				byte &= 3;
493*4882a593Smuzhiyun 			}
494*4882a593Smuzhiyun 			if (busbyte[byte] && busbyte[byte] != unit)
495*4882a593Smuzhiyun 				return -1;
496*4882a593Smuzhiyun 			busbyte[byte] = unit;
497*4882a593Smuzhiyun 			unituse[unit] = 1;
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/*
502*4882a593Smuzhiyun 	 * Assign resources and set multiplexer selects.
503*4882a593Smuzhiyun 	 *
504*4882a593Smuzhiyun 	 * PM_ISU0 can go either on TTM0 or TTM1, but that's the only
505*4882a593Smuzhiyun 	 * choice we have to deal with.
506*4882a593Smuzhiyun 	 */
507*4882a593Smuzhiyun 	if (unituse[PM_ISU0] &
508*4882a593Smuzhiyun 	    (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_ISU1])) {
509*4882a593Smuzhiyun 		unituse[PM_ISU0_ALT] = 1;	/* move ISU to TTM1 */
510*4882a593Smuzhiyun 		unituse[PM_ISU0] = 0;
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 	/* Set TTM[01]SEL fields. */
513*4882a593Smuzhiyun 	ttmuse = 0;
514*4882a593Smuzhiyun 	for (i = PM_FPU; i <= PM_ISU1; ++i) {
515*4882a593Smuzhiyun 		if (!unituse[i])
516*4882a593Smuzhiyun 			continue;
517*4882a593Smuzhiyun 		if (ttmuse++)
518*4882a593Smuzhiyun 			return -1;
519*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)i << MMCR1_TTM0SEL_SH;
520*4882a593Smuzhiyun 	}
521*4882a593Smuzhiyun 	ttmuse = 0;
522*4882a593Smuzhiyun 	for (; i <= PM_GRS; ++i) {
523*4882a593Smuzhiyun 		if (!unituse[i])
524*4882a593Smuzhiyun 			continue;
525*4882a593Smuzhiyun 		if (ttmuse++)
526*4882a593Smuzhiyun 			return -1;
527*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)(i & 3) << MMCR1_TTM1SEL_SH;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 	if (ttmuse > 1)
530*4882a593Smuzhiyun 		return -1;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	/* Set byte lane select fields, TTM[23]SEL and GRS_*SEL. */
533*4882a593Smuzhiyun 	for (byte = 0; byte < 4; ++byte) {
534*4882a593Smuzhiyun 		unit = busbyte[byte];
535*4882a593Smuzhiyun 		if (!unit)
536*4882a593Smuzhiyun 			continue;
537*4882a593Smuzhiyun 		if (unit == PM_ISU0 && unituse[PM_ISU0_ALT]) {
538*4882a593Smuzhiyun 			/* get ISU0 through TTM1 rather than TTM0 */
539*4882a593Smuzhiyun 			unit = PM_ISU0_ALT;
540*4882a593Smuzhiyun 		} else if (unit == PM_LSU1 + 1) {
541*4882a593Smuzhiyun 			/* select lower word of LSU1 for this byte */
542*4882a593Smuzhiyun 			mmcr1 |= 1ul << (MMCR1_TTM3SEL_SH + 3 - byte);
543*4882a593Smuzhiyun 		}
544*4882a593Smuzhiyun 		ttm = unit >> 2;
545*4882a593Smuzhiyun 		mmcr1 |= (unsigned long)ttm
546*4882a593Smuzhiyun 			<< (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
550*4882a593Smuzhiyun 	for (i = 0; i < n_ev; ++i) {
551*4882a593Smuzhiyun 		pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
552*4882a593Smuzhiyun 		unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
553*4882a593Smuzhiyun 		byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
554*4882a593Smuzhiyun 		psel = event[i] & PM_PMCSEL_MSK;
555*4882a593Smuzhiyun 		isbus = event[i] & PM_BUSEVENT_MSK;
556*4882a593Smuzhiyun 		if (!pmc) {
557*4882a593Smuzhiyun 			/* Bus event or any-PMC direct event */
558*4882a593Smuzhiyun 			for (pmc = 0; pmc < 4; ++pmc) {
559*4882a593Smuzhiyun 				if (!(pmc_inuse & (1 << pmc)))
560*4882a593Smuzhiyun 					break;
561*4882a593Smuzhiyun 			}
562*4882a593Smuzhiyun 			if (pmc >= 4)
563*4882a593Smuzhiyun 				return -1;
564*4882a593Smuzhiyun 			pmc_inuse |= 1 << pmc;
565*4882a593Smuzhiyun 		} else if (pmc <= 4) {
566*4882a593Smuzhiyun 			/* Direct event */
567*4882a593Smuzhiyun 			--pmc;
568*4882a593Smuzhiyun 			if (isbus && (byte & 2) &&
569*4882a593Smuzhiyun 			    (psel == 8 || psel == 0x10 || psel == 0x28))
570*4882a593Smuzhiyun 				/* add events on higher-numbered bus */
571*4882a593Smuzhiyun 				mmcr1 |= 1ul << (MMCR1_PMC1_ADDER_SEL_SH - pmc);
572*4882a593Smuzhiyun 		} else {
573*4882a593Smuzhiyun 			/* Instructions or run cycles on PMC5/6 */
574*4882a593Smuzhiyun 			--pmc;
575*4882a593Smuzhiyun 		}
576*4882a593Smuzhiyun 		if (isbus && unit == PM_GRS) {
577*4882a593Smuzhiyun 			bit = psel & 7;
578*4882a593Smuzhiyun 			grsel = (event[i] >> PM_GRS_SH) & PM_GRS_MSK;
579*4882a593Smuzhiyun 			mmcr1 |= (unsigned long)grsel << grsel_shift[bit];
580*4882a593Smuzhiyun 		}
581*4882a593Smuzhiyun 		if (power5p_marked_instr_event(event[i]))
582*4882a593Smuzhiyun 			mmcra |= MMCRA_SAMPLE_ENABLE;
583*4882a593Smuzhiyun 		if ((psel & 0x58) == 0x40 && (byte & 1) != ((pmc >> 1) & 1))
584*4882a593Smuzhiyun 			/* select alternate byte lane */
585*4882a593Smuzhiyun 			psel |= 0x10;
586*4882a593Smuzhiyun 		if (pmc <= 3)
587*4882a593Smuzhiyun 			mmcr1 |= psel << MMCR1_PMCSEL_SH(pmc);
588*4882a593Smuzhiyun 		hwc[i] = pmc;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* Return MMCRx values */
592*4882a593Smuzhiyun 	mmcr->mmcr0 = 0;
593*4882a593Smuzhiyun 	if (pmc_inuse & 1)
594*4882a593Smuzhiyun 		mmcr->mmcr0 = MMCR0_PMC1CE;
595*4882a593Smuzhiyun 	if (pmc_inuse & 0x3e)
596*4882a593Smuzhiyun 		mmcr->mmcr0 |= MMCR0_PMCjCE;
597*4882a593Smuzhiyun 	mmcr->mmcr1 = mmcr1;
598*4882a593Smuzhiyun 	mmcr->mmcra = mmcra;
599*4882a593Smuzhiyun 	return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
power5p_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)602*4882a593Smuzhiyun static void power5p_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	if (pmc <= 3)
605*4882a593Smuzhiyun 		mmcr->mmcr1 &= ~(0x7fUL << MMCR1_PMCSEL_SH(pmc));
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun static int power5p_generic_events[] = {
609*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES]		= 0xf,
610*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS]		= 0x100009,
611*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES]	= 0x1c10a8, /* LD_REF_L1 */
612*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES]		= 0x3c1088, /* LD_MISS_L1 */
613*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x230e4,  /* BR_ISSUED */
614*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES]		= 0x230e5,  /* BR_MPRED_CR */
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun /*
620*4882a593Smuzhiyun  * Table of generalized cache-related events.
621*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
622*4882a593Smuzhiyun  * are event codes.
623*4882a593Smuzhiyun  */
624*4882a593Smuzhiyun static u64 power5p_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
625*4882a593Smuzhiyun 	[C(L1D)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
626*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x1c10a8,	0x3c1088	},
627*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0x2c10a8,	0xc10c3		},
628*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0xc70e7,	-1		},
629*4882a593Smuzhiyun 	},
630*4882a593Smuzhiyun 	[C(L1I)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
631*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0		},
632*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
633*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0,		0		},
634*4882a593Smuzhiyun 	},
635*4882a593Smuzhiyun 	[C(LL)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
636*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0		},
637*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	0,		0		},
638*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	0xc50c3,	0		},
639*4882a593Smuzhiyun 	},
640*4882a593Smuzhiyun 	[C(DTLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
641*4882a593Smuzhiyun 		[C(OP_READ)] = {	0xc20e4,	0x800c4		},
642*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
643*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
644*4882a593Smuzhiyun 	},
645*4882a593Smuzhiyun 	[C(ITLB)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
646*4882a593Smuzhiyun 		[C(OP_READ)] = {	0,		0x800c0		},
647*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
648*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
649*4882a593Smuzhiyun 	},
650*4882a593Smuzhiyun 	[C(BPU)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
651*4882a593Smuzhiyun 		[C(OP_READ)] = {	0x230e4,	0x230e5		},
652*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
653*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
654*4882a593Smuzhiyun 	},
655*4882a593Smuzhiyun 	[C(NODE)] = {		/* 	RESULT_ACCESS	RESULT_MISS */
656*4882a593Smuzhiyun 		[C(OP_READ)] = {	-1,		-1		},
657*4882a593Smuzhiyun 		[C(OP_WRITE)] = {	-1,		-1		},
658*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {	-1,		-1		},
659*4882a593Smuzhiyun 	},
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static struct power_pmu power5p_pmu = {
663*4882a593Smuzhiyun 	.name			= "POWER5+/++",
664*4882a593Smuzhiyun 	.n_counter		= 6,
665*4882a593Smuzhiyun 	.max_alternatives	= MAX_ALT,
666*4882a593Smuzhiyun 	.add_fields		= 0x7000000000055ul,
667*4882a593Smuzhiyun 	.test_adder		= 0x3000040000000ul,
668*4882a593Smuzhiyun 	.compute_mmcr		= power5p_compute_mmcr,
669*4882a593Smuzhiyun 	.get_constraint		= power5p_get_constraint,
670*4882a593Smuzhiyun 	.get_alternatives	= power5p_get_alternatives,
671*4882a593Smuzhiyun 	.disable_pmc		= power5p_disable_pmc,
672*4882a593Smuzhiyun 	.limited_pmc_event	= power5p_limited_pmc_event,
673*4882a593Smuzhiyun 	.flags			= PPMU_LIMITED_PMC5_6 | PPMU_HAS_SSLOT,
674*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power5p_generic_events),
675*4882a593Smuzhiyun 	.generic_events		= power5p_generic_events,
676*4882a593Smuzhiyun 	.cache_events		= &power5p_cache_events,
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
init_power5p_pmu(void)679*4882a593Smuzhiyun int init_power5p_pmu(void)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
682*4882a593Smuzhiyun 	    (strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power5+")
683*4882a593Smuzhiyun 	     && strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power5++")))
684*4882a593Smuzhiyun 		return -ENODEV;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	return register_power_pmu(&power5p_pmu);
687*4882a593Smuzhiyun }
688