xref: /OK3568_Linux_fs/kernel/arch/powerpc/perf/power10-pmu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Performance counter support for POWER10 processors.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2020 Madhavan Srinivasan, IBM Corporation.
6*4882a593Smuzhiyun  * Copyright 2020 Athira Rajeev, IBM Corporation.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define pr_fmt(fmt)	"power10-pmu: " fmt
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "isa207-common.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Raw event encoding for Power10:
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  *        60        56        52        48        44        40        36        32
17*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
18*4882a593Smuzhiyun  *   | | [ ]   [ src_match ] [  src_mask ]   | [ ] [ l2l3_sel ]  [  thresh_ctl   ]
19*4882a593Smuzhiyun  *   | |  |                                  |  |                         |
20*4882a593Smuzhiyun  *   | |  *- IFM (Linux)                     |  |        thresh start/stop -*
21*4882a593Smuzhiyun  *   | *- BHRB (Linux)                       |  src_sel
22*4882a593Smuzhiyun  *   *- EBB (Linux)                          *invert_bit
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *        28        24        20        16        12         8         4         0
25*4882a593Smuzhiyun  * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
26*4882a593Smuzhiyun  *   [   ] [  sample ]   [ ] [ ]   [ pmc ]   [unit ]   [ ] |  m   [    pmcxsel    ]
27*4882a593Smuzhiyun  *     |        |        |    |                        |   |  |
28*4882a593Smuzhiyun  *     |        |        |    |                        |   |  *- mark
29*4882a593Smuzhiyun  *     |        |        |    *- L1/L2/L3 cache_sel    |   |*-radix_scope_qual
30*4882a593Smuzhiyun  *     |        |        sdar_mode                     |
31*4882a593Smuzhiyun  *     |        *- sampling mode for marked events     *- combine
32*4882a593Smuzhiyun  *     |
33*4882a593Smuzhiyun  *     *- thresh_sel
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * Below uses IBM bit numbering.
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * MMCR1[x:y] = unit    (PMCxUNIT)
38*4882a593Smuzhiyun  * MMCR1[24]   = pmc1combine[0]
39*4882a593Smuzhiyun  * MMCR1[25]   = pmc1combine[1]
40*4882a593Smuzhiyun  * MMCR1[26]   = pmc2combine[0]
41*4882a593Smuzhiyun  * MMCR1[27]   = pmc2combine[1]
42*4882a593Smuzhiyun  * MMCR1[28]   = pmc3combine[0]
43*4882a593Smuzhiyun  * MMCR1[29]   = pmc3combine[1]
44*4882a593Smuzhiyun  * MMCR1[30]   = pmc4combine[0]
45*4882a593Smuzhiyun  * MMCR1[31]   = pmc4combine[1]
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
48*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl
49*4882a593Smuzhiyun  * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
50*4882a593Smuzhiyun  *	MMCR1[20:27] = thresh_ctl
51*4882a593Smuzhiyun  * else
52*4882a593Smuzhiyun  *	MMCRA[48:55] = thresh_ctl   (THRESH START/END)
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * if thresh_sel:
55*4882a593Smuzhiyun  *	MMCRA[45:47] = thresh_sel
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * if l2l3_sel:
58*4882a593Smuzhiyun  * MMCR2[56:60] = l2l3_sel[0:4]
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun  * MMCR1[16] = cache_sel[0]
61*4882a593Smuzhiyun  * MMCR1[17] = cache_sel[1]
62*4882a593Smuzhiyun  * MMCR1[18] = radix_scope_qual
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * if mark:
65*4882a593Smuzhiyun  *	MMCRA[63]    = 1		(SAMPLE_ENABLE)
66*4882a593Smuzhiyun  *	MMCRA[57:59] = sample[0:2]	(RAND_SAMP_ELIG)
67*4882a593Smuzhiyun  *	MMCRA[61:62] = sample[3:4]	(RAND_SAMP_MODE)
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  * if EBB and BHRB:
70*4882a593Smuzhiyun  *	MMCRA[32:33] = IFM
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * MMCRA[SDAR_MODE]  = sdar_mode[0:1]
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * Some power10 event codes.
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun #define EVENT(_name, _code)     enum{_name = _code}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #include "power10-events-list.h"
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #undef EVENT
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* MMCRA IFM bits - POWER10 */
85*4882a593Smuzhiyun #define POWER10_MMCRA_IFM1		0x0000000040000000UL
86*4882a593Smuzhiyun #define POWER10_MMCRA_IFM2		0x0000000080000000UL
87*4882a593Smuzhiyun #define POWER10_MMCRA_IFM3		0x00000000C0000000UL
88*4882a593Smuzhiyun #define POWER10_MMCRA_BHRB_MASK		0x00000000C0000000UL
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun extern u64 PERF_REG_EXTENDED_MASK;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Table of alternatives, sorted by column 0 */
93*4882a593Smuzhiyun static const unsigned int power10_event_alternatives[][MAX_ALT] = {
94*4882a593Smuzhiyun 	{ PM_RUN_CYC_ALT,		PM_RUN_CYC },
95*4882a593Smuzhiyun 	{ PM_RUN_INST_CMPL_ALT,		PM_RUN_INST_CMPL },
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
power10_get_alternatives(u64 event,unsigned int flags,u64 alt[])98*4882a593Smuzhiyun static int power10_get_alternatives(u64 event, unsigned int flags, u64 alt[])
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	int num_alt = 0;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	num_alt = isa207_get_alternatives(event, alt,
103*4882a593Smuzhiyun 					  ARRAY_SIZE(power10_event_alternatives), flags,
104*4882a593Smuzhiyun 					  power10_event_alternatives);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	return num_alt;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cpu-cycles,			PM_RUN_CYC);
110*4882a593Smuzhiyun GENERIC_EVENT_ATTR(instructions,		PM_RUN_INST_CMPL);
111*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-instructions,		PM_BR_CMPL);
112*4882a593Smuzhiyun GENERIC_EVENT_ATTR(branch-misses,		PM_BR_MPRED_CMPL);
113*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-references,		PM_LD_REF_L1);
114*4882a593Smuzhiyun GENERIC_EVENT_ATTR(cache-misses,		PM_LD_MISS_L1);
115*4882a593Smuzhiyun GENERIC_EVENT_ATTR(mem-loads,			MEM_LOADS);
116*4882a593Smuzhiyun GENERIC_EVENT_ATTR(mem-stores,			MEM_STORES);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-load-misses,		PM_LD_MISS_L1);
119*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-loads,		PM_LD_REF_L1);
120*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-prefetches,		PM_LD_PREFETCH_CACHE_LINE_MISS);
121*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-dcache-store-misses,	PM_ST_MISS_L1);
122*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-load-misses,		PM_L1_ICACHE_MISS);
123*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-loads,		PM_INST_FROM_L1);
124*4882a593Smuzhiyun CACHE_EVENT_ATTR(L1-icache-prefetches,		PM_IC_PREF_REQ);
125*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-load-misses,		PM_DATA_FROM_L3MISS);
126*4882a593Smuzhiyun CACHE_EVENT_ATTR(LLC-loads,			PM_DATA_FROM_L3);
127*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-load-misses,		PM_BR_MPRED_CMPL);
128*4882a593Smuzhiyun CACHE_EVENT_ATTR(branch-loads,			PM_BR_CMPL);
129*4882a593Smuzhiyun CACHE_EVENT_ATTR(dTLB-load-misses,		PM_DTLB_MISS);
130*4882a593Smuzhiyun CACHE_EVENT_ATTR(iTLB-load-misses,		PM_ITLB_MISS);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static struct attribute *power10_events_attr[] = {
133*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_RUN_CYC),
134*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_RUN_INST_CMPL),
135*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_CMPL),
136*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_BR_MPRED_CMPL),
137*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_REF_L1),
138*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(PM_LD_MISS_L1),
139*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(MEM_LOADS),
140*4882a593Smuzhiyun 	GENERIC_EVENT_PTR(MEM_STORES),
141*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_MISS_L1),
142*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_REF_L1),
143*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_LD_PREFETCH_CACHE_LINE_MISS),
144*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ST_MISS_L1),
145*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
146*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_INST_FROM_L1),
147*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_IC_PREF_REQ),
148*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
149*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DATA_FROM_L3),
150*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
151*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_BR_CMPL),
152*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_DTLB_MISS),
153*4882a593Smuzhiyun 	CACHE_EVENT_PTR(PM_ITLB_MISS),
154*4882a593Smuzhiyun 	NULL
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct attribute_group power10_pmu_events_group = {
158*4882a593Smuzhiyun 	.name = "events",
159*4882a593Smuzhiyun 	.attrs = power10_events_attr,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun PMU_FORMAT_ATTR(event,          "config:0-59");
163*4882a593Smuzhiyun PMU_FORMAT_ATTR(pmcxsel,        "config:0-7");
164*4882a593Smuzhiyun PMU_FORMAT_ATTR(mark,           "config:8");
165*4882a593Smuzhiyun PMU_FORMAT_ATTR(combine,        "config:10-11");
166*4882a593Smuzhiyun PMU_FORMAT_ATTR(unit,           "config:12-15");
167*4882a593Smuzhiyun PMU_FORMAT_ATTR(pmc,            "config:16-19");
168*4882a593Smuzhiyun PMU_FORMAT_ATTR(cache_sel,      "config:20-21");
169*4882a593Smuzhiyun PMU_FORMAT_ATTR(sdar_mode,      "config:22-23");
170*4882a593Smuzhiyun PMU_FORMAT_ATTR(sample_mode,    "config:24-28");
171*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_sel,     "config:29-31");
172*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_stop,    "config:32-35");
173*4882a593Smuzhiyun PMU_FORMAT_ATTR(thresh_start,   "config:36-39");
174*4882a593Smuzhiyun PMU_FORMAT_ATTR(l2l3_sel,       "config:40-44");
175*4882a593Smuzhiyun PMU_FORMAT_ATTR(src_sel,        "config:45-46");
176*4882a593Smuzhiyun PMU_FORMAT_ATTR(invert_bit,     "config:47");
177*4882a593Smuzhiyun PMU_FORMAT_ATTR(src_mask,       "config:48-53");
178*4882a593Smuzhiyun PMU_FORMAT_ATTR(src_match,      "config:54-59");
179*4882a593Smuzhiyun PMU_FORMAT_ATTR(radix_scope,	"config:9");
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct attribute *power10_pmu_format_attr[] = {
182*4882a593Smuzhiyun 	&format_attr_event.attr,
183*4882a593Smuzhiyun 	&format_attr_pmcxsel.attr,
184*4882a593Smuzhiyun 	&format_attr_mark.attr,
185*4882a593Smuzhiyun 	&format_attr_combine.attr,
186*4882a593Smuzhiyun 	&format_attr_unit.attr,
187*4882a593Smuzhiyun 	&format_attr_pmc.attr,
188*4882a593Smuzhiyun 	&format_attr_cache_sel.attr,
189*4882a593Smuzhiyun 	&format_attr_sdar_mode.attr,
190*4882a593Smuzhiyun 	&format_attr_sample_mode.attr,
191*4882a593Smuzhiyun 	&format_attr_thresh_sel.attr,
192*4882a593Smuzhiyun 	&format_attr_thresh_stop.attr,
193*4882a593Smuzhiyun 	&format_attr_thresh_start.attr,
194*4882a593Smuzhiyun 	&format_attr_l2l3_sel.attr,
195*4882a593Smuzhiyun 	&format_attr_src_sel.attr,
196*4882a593Smuzhiyun 	&format_attr_invert_bit.attr,
197*4882a593Smuzhiyun 	&format_attr_src_mask.attr,
198*4882a593Smuzhiyun 	&format_attr_src_match.attr,
199*4882a593Smuzhiyun 	&format_attr_radix_scope.attr,
200*4882a593Smuzhiyun 	NULL,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun static struct attribute_group power10_pmu_format_group = {
204*4882a593Smuzhiyun 	.name = "format",
205*4882a593Smuzhiyun 	.attrs = power10_pmu_format_attr,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct attribute_group *power10_pmu_attr_groups[] = {
209*4882a593Smuzhiyun 	&power10_pmu_format_group,
210*4882a593Smuzhiyun 	&power10_pmu_events_group,
211*4882a593Smuzhiyun 	NULL,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static int power10_generic_events[] = {
215*4882a593Smuzhiyun 	[PERF_COUNT_HW_CPU_CYCLES] =			PM_RUN_CYC,
216*4882a593Smuzhiyun 	[PERF_COUNT_HW_INSTRUCTIONS] =			PM_RUN_INST_CMPL,
217*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =		PM_BR_CMPL,
218*4882a593Smuzhiyun 	[PERF_COUNT_HW_BRANCH_MISSES] =			PM_BR_MPRED_CMPL,
219*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_REFERENCES] =		PM_LD_REF_L1,
220*4882a593Smuzhiyun 	[PERF_COUNT_HW_CACHE_MISSES] =			PM_LD_MISS_L1,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
power10_bhrb_filter_map(u64 branch_sample_type)223*4882a593Smuzhiyun static u64 power10_bhrb_filter_map(u64 branch_sample_type)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	u64 pmu_bhrb_filter = 0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* BHRB and regular PMU events share the same privilege state
228*4882a593Smuzhiyun 	 * filter configuration. BHRB is always recorded along with a
229*4882a593Smuzhiyun 	 * regular PMU event. As the privilege state filter is handled
230*4882a593Smuzhiyun 	 * in the basic PMC configuration of the accompanying regular
231*4882a593Smuzhiyun 	 * PMU event, we ignore any separate BHRB specific request.
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* No branch filter requested */
235*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
236*4882a593Smuzhiyun 		return pmu_bhrb_filter;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* Invalid branch filter options - HW does not support */
239*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
240*4882a593Smuzhiyun 		return -1;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL) {
243*4882a593Smuzhiyun 		pmu_bhrb_filter |= POWER10_MMCRA_IFM2;
244*4882a593Smuzhiyun 		return pmu_bhrb_filter;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_COND) {
248*4882a593Smuzhiyun 		pmu_bhrb_filter |= POWER10_MMCRA_IFM3;
249*4882a593Smuzhiyun 		return pmu_bhrb_filter;
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_CALL)
253*4882a593Smuzhiyun 		return -1;
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
256*4882a593Smuzhiyun 		pmu_bhrb_filter |= POWER10_MMCRA_IFM1;
257*4882a593Smuzhiyun 		return pmu_bhrb_filter;
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Every thing else is unsupported */
261*4882a593Smuzhiyun 	return -1;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
power10_config_bhrb(u64 pmu_bhrb_filter)264*4882a593Smuzhiyun static void power10_config_bhrb(u64 pmu_bhrb_filter)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	pmu_bhrb_filter &= POWER10_MMCRA_BHRB_MASK;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	/* Enable BHRB filter in PMU */
269*4882a593Smuzhiyun 	mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define C(x)	PERF_COUNT_HW_CACHE_##x
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun  * Table of generalized cache-related events.
276*4882a593Smuzhiyun  * 0 means not supported, -1 means nonsensical, other values
277*4882a593Smuzhiyun  * are event codes.
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun static u64 power10_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
280*4882a593Smuzhiyun 	[C(L1D)] = {
281*4882a593Smuzhiyun 		[C(OP_READ)] = {
282*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_LD_REF_L1,
283*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_LD_MISS_L1,
284*4882a593Smuzhiyun 		},
285*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
286*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = 0,
287*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_ST_MISS_L1,
288*4882a593Smuzhiyun 		},
289*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
290*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_LD_PREFETCH_CACHE_LINE_MISS,
291*4882a593Smuzhiyun 			[C(RESULT_MISS)] = 0,
292*4882a593Smuzhiyun 		},
293*4882a593Smuzhiyun 	},
294*4882a593Smuzhiyun 	[C(L1I)] = {
295*4882a593Smuzhiyun 		[C(OP_READ)] = {
296*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_INST_FROM_L1,
297*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_L1_ICACHE_MISS,
298*4882a593Smuzhiyun 		},
299*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
300*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_INST_FROM_L1MISS,
301*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
302*4882a593Smuzhiyun 		},
303*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
304*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_IC_PREF_REQ,
305*4882a593Smuzhiyun 			[C(RESULT_MISS)] = 0,
306*4882a593Smuzhiyun 		},
307*4882a593Smuzhiyun 	},
308*4882a593Smuzhiyun 	[C(LL)] = {
309*4882a593Smuzhiyun 		[C(OP_READ)] = {
310*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_DATA_FROM_L3,
311*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_DATA_FROM_L3MISS,
312*4882a593Smuzhiyun 		},
313*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
314*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
315*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
316*4882a593Smuzhiyun 		},
317*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
318*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
319*4882a593Smuzhiyun 			[C(RESULT_MISS)] = 0,
320*4882a593Smuzhiyun 		},
321*4882a593Smuzhiyun 	},
322*4882a593Smuzhiyun 	 [C(DTLB)] = {
323*4882a593Smuzhiyun 		[C(OP_READ)] = {
324*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = 0,
325*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_DTLB_MISS,
326*4882a593Smuzhiyun 		},
327*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
328*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
329*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
330*4882a593Smuzhiyun 		},
331*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
332*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
333*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
334*4882a593Smuzhiyun 		},
335*4882a593Smuzhiyun 	},
336*4882a593Smuzhiyun 	[C(ITLB)] = {
337*4882a593Smuzhiyun 		[C(OP_READ)] = {
338*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = 0,
339*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_ITLB_MISS,
340*4882a593Smuzhiyun 		},
341*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
342*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
343*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
344*4882a593Smuzhiyun 		},
345*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
346*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
347*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
348*4882a593Smuzhiyun 		},
349*4882a593Smuzhiyun 	},
350*4882a593Smuzhiyun 	[C(BPU)] = {
351*4882a593Smuzhiyun 		[C(OP_READ)] = {
352*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = PM_BR_CMPL,
353*4882a593Smuzhiyun 			[C(RESULT_MISS)] = PM_BR_MPRED_CMPL,
354*4882a593Smuzhiyun 		},
355*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
356*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
357*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
358*4882a593Smuzhiyun 		},
359*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
360*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
361*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
362*4882a593Smuzhiyun 		},
363*4882a593Smuzhiyun 	},
364*4882a593Smuzhiyun 	[C(NODE)] = {
365*4882a593Smuzhiyun 		[C(OP_READ)] = {
366*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
367*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
368*4882a593Smuzhiyun 		},
369*4882a593Smuzhiyun 		[C(OP_WRITE)] = {
370*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
371*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
372*4882a593Smuzhiyun 		},
373*4882a593Smuzhiyun 		[C(OP_PREFETCH)] = {
374*4882a593Smuzhiyun 			[C(RESULT_ACCESS)] = -1,
375*4882a593Smuzhiyun 			[C(RESULT_MISS)] = -1,
376*4882a593Smuzhiyun 		},
377*4882a593Smuzhiyun 	},
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun #undef C
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun static struct power_pmu power10_pmu = {
383*4882a593Smuzhiyun 	.name			= "POWER10",
384*4882a593Smuzhiyun 	.n_counter		= MAX_PMU_COUNTERS,
385*4882a593Smuzhiyun 	.add_fields		= ISA207_ADD_FIELDS,
386*4882a593Smuzhiyun 	.test_adder		= ISA207_TEST_ADDER,
387*4882a593Smuzhiyun 	.group_constraint_mask	= CNST_CACHE_PMC4_MASK,
388*4882a593Smuzhiyun 	.group_constraint_val	= CNST_CACHE_PMC4_VAL,
389*4882a593Smuzhiyun 	.compute_mmcr		= isa207_compute_mmcr,
390*4882a593Smuzhiyun 	.config_bhrb		= power10_config_bhrb,
391*4882a593Smuzhiyun 	.bhrb_filter_map	= power10_bhrb_filter_map,
392*4882a593Smuzhiyun 	.get_constraint		= isa207_get_constraint,
393*4882a593Smuzhiyun 	.get_alternatives	= power10_get_alternatives,
394*4882a593Smuzhiyun 	.get_mem_data_src	= isa207_get_mem_data_src,
395*4882a593Smuzhiyun 	.get_mem_weight		= isa207_get_mem_weight,
396*4882a593Smuzhiyun 	.disable_pmc		= isa207_disable_pmc,
397*4882a593Smuzhiyun 	.flags			= PPMU_HAS_SIER | PPMU_ARCH_207S |
398*4882a593Smuzhiyun 				  PPMU_ARCH_31,
399*4882a593Smuzhiyun 	.n_generic		= ARRAY_SIZE(power10_generic_events),
400*4882a593Smuzhiyun 	.generic_events		= power10_generic_events,
401*4882a593Smuzhiyun 	.cache_events		= &power10_cache_events,
402*4882a593Smuzhiyun 	.attr_groups		= power10_pmu_attr_groups,
403*4882a593Smuzhiyun 	.bhrb_nr		= 32,
404*4882a593Smuzhiyun 	.capabilities           = PERF_PMU_CAP_EXTENDED_REGS,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
init_power10_pmu(void)407*4882a593Smuzhiyun int init_power10_pmu(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	int rc;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Comes from cpu_specs[] */
412*4882a593Smuzhiyun 	if (!cur_cpu_spec->oprofile_cpu_type ||
413*4882a593Smuzhiyun 	    strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power10"))
414*4882a593Smuzhiyun 		return -ENODEV;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Set the PERF_REG_EXTENDED_MASK here */
417*4882a593Smuzhiyun 	PERF_REG_EXTENDED_MASK = PERF_REG_PMU_MASK_31;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	rc = register_power_pmu(&power10_pmu);
420*4882a593Smuzhiyun 	if (rc)
421*4882a593Smuzhiyun 		return rc;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Tell userspace that EBB is supported */
424*4882a593Smuzhiyun 	cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	return 0;
427*4882a593Smuzhiyun }
428