1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Performance event support - PPC 8xx
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2016 Christophe Leroy, CS Systemes d'Information
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/sched.h>
10*4882a593Smuzhiyun #include <linux/perf_event.h>
11*4882a593Smuzhiyun #include <linux/percpu.h>
12*4882a593Smuzhiyun #include <linux/hardirq.h>
13*4882a593Smuzhiyun #include <asm/pmc.h>
14*4882a593Smuzhiyun #include <asm/machdep.h>
15*4882a593Smuzhiyun #include <asm/firmware.h>
16*4882a593Smuzhiyun #include <asm/ptrace.h>
17*4882a593Smuzhiyun #include <asm/code-patching.h>
18*4882a593Smuzhiyun #include <asm/inst.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define PERF_8xx_ID_CPU_CYCLES 1
21*4882a593Smuzhiyun #define PERF_8xx_ID_HW_INSTRUCTIONS 2
22*4882a593Smuzhiyun #define PERF_8xx_ID_ITLB_LOAD_MISS 3
23*4882a593Smuzhiyun #define PERF_8xx_ID_DTLB_LOAD_MISS 4
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define C(x) PERF_COUNT_HW_CACHE_##x
26*4882a593Smuzhiyun #define DTLB_LOAD_MISS (C(DTLB) | (C(OP_READ) << 8) | (C(RESULT_MISS) << 16))
27*4882a593Smuzhiyun #define ITLB_LOAD_MISS (C(ITLB) | (C(OP_READ) << 8) | (C(RESULT_MISS) << 16))
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun extern unsigned long itlb_miss_counter, dtlb_miss_counter;
30*4882a593Smuzhiyun extern atomic_t instruction_counter;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static atomic_t insn_ctr_ref;
33*4882a593Smuzhiyun static atomic_t itlb_miss_ref;
34*4882a593Smuzhiyun static atomic_t dtlb_miss_ref;
35*4882a593Smuzhiyun
get_insn_ctr(void)36*4882a593Smuzhiyun static s64 get_insn_ctr(void)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun int ctr;
39*4882a593Smuzhiyun unsigned long counta;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun do {
42*4882a593Smuzhiyun ctr = atomic_read(&instruction_counter);
43*4882a593Smuzhiyun counta = mfspr(SPRN_COUNTA);
44*4882a593Smuzhiyun } while (ctr != atomic_read(&instruction_counter));
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return ((s64)ctr << 16) | (counta >> 16);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
event_type(struct perf_event * event)49*4882a593Smuzhiyun static int event_type(struct perf_event *event)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun switch (event->attr.type) {
52*4882a593Smuzhiyun case PERF_TYPE_HARDWARE:
53*4882a593Smuzhiyun if (event->attr.config == PERF_COUNT_HW_CPU_CYCLES)
54*4882a593Smuzhiyun return PERF_8xx_ID_CPU_CYCLES;
55*4882a593Smuzhiyun if (event->attr.config == PERF_COUNT_HW_INSTRUCTIONS)
56*4882a593Smuzhiyun return PERF_8xx_ID_HW_INSTRUCTIONS;
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun case PERF_TYPE_HW_CACHE:
59*4882a593Smuzhiyun if (event->attr.config == ITLB_LOAD_MISS)
60*4882a593Smuzhiyun return PERF_8xx_ID_ITLB_LOAD_MISS;
61*4882a593Smuzhiyun if (event->attr.config == DTLB_LOAD_MISS)
62*4882a593Smuzhiyun return PERF_8xx_ID_DTLB_LOAD_MISS;
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun case PERF_TYPE_RAW:
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun default:
67*4882a593Smuzhiyun return -ENOENT;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun return -EOPNOTSUPP;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
mpc8xx_pmu_event_init(struct perf_event * event)72*4882a593Smuzhiyun static int mpc8xx_pmu_event_init(struct perf_event *event)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun int type = event_type(event);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun if (type < 0)
77*4882a593Smuzhiyun return type;
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
mpc8xx_pmu_add(struct perf_event * event,int flags)81*4882a593Smuzhiyun static int mpc8xx_pmu_add(struct perf_event *event, int flags)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int type = event_type(event);
84*4882a593Smuzhiyun s64 val = 0;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (type < 0)
87*4882a593Smuzhiyun return type;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun switch (type) {
90*4882a593Smuzhiyun case PERF_8xx_ID_CPU_CYCLES:
91*4882a593Smuzhiyun val = get_tb();
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun case PERF_8xx_ID_HW_INSTRUCTIONS:
94*4882a593Smuzhiyun if (atomic_inc_return(&insn_ctr_ref) == 1)
95*4882a593Smuzhiyun mtspr(SPRN_ICTRL, 0xc0080007);
96*4882a593Smuzhiyun val = get_insn_ctr();
97*4882a593Smuzhiyun break;
98*4882a593Smuzhiyun case PERF_8xx_ID_ITLB_LOAD_MISS:
99*4882a593Smuzhiyun if (atomic_inc_return(&itlb_miss_ref) == 1) {
100*4882a593Smuzhiyun unsigned long target = patch_site_addr(&patch__itlbmiss_perf);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun patch_branch_site(&patch__itlbmiss_exit_1, target, 0);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun val = itlb_miss_counter;
105*4882a593Smuzhiyun break;
106*4882a593Smuzhiyun case PERF_8xx_ID_DTLB_LOAD_MISS:
107*4882a593Smuzhiyun if (atomic_inc_return(&dtlb_miss_ref) == 1) {
108*4882a593Smuzhiyun unsigned long target = patch_site_addr(&patch__dtlbmiss_perf);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun patch_branch_site(&patch__dtlbmiss_exit_1, target, 0);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun val = dtlb_miss_counter;
113*4882a593Smuzhiyun break;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun local64_set(&event->hw.prev_count, val);
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
mpc8xx_pmu_read(struct perf_event * event)119*4882a593Smuzhiyun static void mpc8xx_pmu_read(struct perf_event *event)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun int type = event_type(event);
122*4882a593Smuzhiyun s64 prev, val = 0, delta = 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (type < 0)
125*4882a593Smuzhiyun return;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun do {
128*4882a593Smuzhiyun prev = local64_read(&event->hw.prev_count);
129*4882a593Smuzhiyun switch (type) {
130*4882a593Smuzhiyun case PERF_8xx_ID_CPU_CYCLES:
131*4882a593Smuzhiyun val = get_tb();
132*4882a593Smuzhiyun delta = 16 * (val - prev);
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case PERF_8xx_ID_HW_INSTRUCTIONS:
135*4882a593Smuzhiyun val = get_insn_ctr();
136*4882a593Smuzhiyun delta = prev - val;
137*4882a593Smuzhiyun if (delta < 0)
138*4882a593Smuzhiyun delta += 0x1000000000000LL;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun case PERF_8xx_ID_ITLB_LOAD_MISS:
141*4882a593Smuzhiyun val = itlb_miss_counter;
142*4882a593Smuzhiyun delta = (s64)((s32)val - (s32)prev);
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun case PERF_8xx_ID_DTLB_LOAD_MISS:
145*4882a593Smuzhiyun val = dtlb_miss_counter;
146*4882a593Smuzhiyun delta = (s64)((s32)val - (s32)prev);
147*4882a593Smuzhiyun break;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun } while (local64_cmpxchg(&event->hw.prev_count, prev, val) != prev);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun local64_add(delta, &event->count);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
mpc8xx_pmu_del(struct perf_event * event,int flags)154*4882a593Smuzhiyun static void mpc8xx_pmu_del(struct perf_event *event, int flags)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun mpc8xx_pmu_read(event);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* If it was the last user, stop counting to avoid useles overhead */
159*4882a593Smuzhiyun switch (event_type(event)) {
160*4882a593Smuzhiyun case PERF_8xx_ID_CPU_CYCLES:
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun case PERF_8xx_ID_HW_INSTRUCTIONS:
163*4882a593Smuzhiyun if (atomic_dec_return(&insn_ctr_ref) == 0)
164*4882a593Smuzhiyun mtspr(SPRN_ICTRL, 7);
165*4882a593Smuzhiyun break;
166*4882a593Smuzhiyun case PERF_8xx_ID_ITLB_LOAD_MISS:
167*4882a593Smuzhiyun if (atomic_dec_return(&itlb_miss_ref) == 0) {
168*4882a593Smuzhiyun /* mfspr r10, SPRN_SPRG_SCRATCH0 */
169*4882a593Smuzhiyun struct ppc_inst insn = ppc_inst(PPC_INST_MFSPR | __PPC_RS(R10) |
170*4882a593Smuzhiyun __PPC_SPR(SPRN_SPRG_SCRATCH0));
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun patch_instruction_site(&patch__itlbmiss_exit_1, insn);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case PERF_8xx_ID_DTLB_LOAD_MISS:
176*4882a593Smuzhiyun if (atomic_dec_return(&dtlb_miss_ref) == 0) {
177*4882a593Smuzhiyun /* mfspr r10, SPRN_DAR */
178*4882a593Smuzhiyun struct ppc_inst insn = ppc_inst(PPC_INST_MFSPR | __PPC_RS(R10) |
179*4882a593Smuzhiyun __PPC_SPR(SPRN_DAR));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun patch_instruction_site(&patch__dtlbmiss_exit_1, insn);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static struct pmu mpc8xx_pmu = {
188*4882a593Smuzhiyun .event_init = mpc8xx_pmu_event_init,
189*4882a593Smuzhiyun .add = mpc8xx_pmu_add,
190*4882a593Smuzhiyun .del = mpc8xx_pmu_del,
191*4882a593Smuzhiyun .read = mpc8xx_pmu_read,
192*4882a593Smuzhiyun .capabilities = PERF_PMU_CAP_NO_INTERRUPT |
193*4882a593Smuzhiyun PERF_PMU_CAP_NO_NMI,
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun
init_mpc8xx_pmu(void)196*4882a593Smuzhiyun static int init_mpc8xx_pmu(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun mtspr(SPRN_ICTRL, 7);
199*4882a593Smuzhiyun mtspr(SPRN_CMPA, 0);
200*4882a593Smuzhiyun mtspr(SPRN_COUNTA, 0xffff);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return perf_pmu_register(&mpc8xx_pmu, "cpu", PERF_TYPE_RAW);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun early_initcall(init_mpc8xx_pmu);
206