xref: /OK3568_Linux_fs/kernel/arch/powerpc/mm/book3s64/hash_native.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * native hashtable management.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SMP scalability work:
6*4882a593Smuzhiyun  *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #undef DEBUG_LOW
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/processor.h>
15*4882a593Smuzhiyun #include <linux/threads.h>
16*4882a593Smuzhiyun #include <linux/smp.h>
17*4882a593Smuzhiyun #include <linux/pgtable.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun #include <asm/mmu.h>
21*4882a593Smuzhiyun #include <asm/mmu_context.h>
22*4882a593Smuzhiyun #include <asm/trace.h>
23*4882a593Smuzhiyun #include <asm/tlb.h>
24*4882a593Smuzhiyun #include <asm/cputable.h>
25*4882a593Smuzhiyun #include <asm/udbg.h>
26*4882a593Smuzhiyun #include <asm/kexec.h>
27*4882a593Smuzhiyun #include <asm/ppc-opcode.h>
28*4882a593Smuzhiyun #include <asm/feature-fixups.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <misc/cxl-base.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifdef DEBUG_LOW
33*4882a593Smuzhiyun #define DBG_LOW(fmt...) udbg_printf(fmt)
34*4882a593Smuzhiyun #else
35*4882a593Smuzhiyun #define DBG_LOW(fmt...)
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #ifdef __BIG_ENDIAN__
39*4882a593Smuzhiyun #define HPTE_LOCK_BIT 3
40*4882a593Smuzhiyun #else
41*4882a593Smuzhiyun #define HPTE_LOCK_BIT (56+3)
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(native_tlbie_lock);
45*4882a593Smuzhiyun 
tlbiel_hash_set_isa206(unsigned int set,unsigned int is)46*4882a593Smuzhiyun static inline void tlbiel_hash_set_isa206(unsigned int set, unsigned int is)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	unsigned long rb;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	rb = (set << PPC_BITLSHIFT(51)) | (is << PPC_BITLSHIFT(53));
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	asm volatile("tlbiel %0" : : "r" (rb));
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * tlbiel instruction for hash, set invalidation
57*4882a593Smuzhiyun  * i.e., r=1 and is=01 or is=10 or is=11
58*4882a593Smuzhiyun  */
tlbiel_hash_set_isa300(unsigned int set,unsigned int is,unsigned int pid,unsigned int ric,unsigned int prs)59*4882a593Smuzhiyun static __always_inline void tlbiel_hash_set_isa300(unsigned int set, unsigned int is,
60*4882a593Smuzhiyun 					unsigned int pid,
61*4882a593Smuzhiyun 					unsigned int ric, unsigned int prs)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	unsigned long rb;
64*4882a593Smuzhiyun 	unsigned long rs;
65*4882a593Smuzhiyun 	unsigned int r = 0; /* hash format */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	rb = (set << PPC_BITLSHIFT(51)) | (is << PPC_BITLSHIFT(53));
68*4882a593Smuzhiyun 	rs = ((unsigned long)pid << PPC_BITLSHIFT(31));
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	asm volatile(PPC_TLBIEL(%0, %1, %2, %3, %4)
71*4882a593Smuzhiyun 		     : : "r"(rb), "r"(rs), "i"(ric), "i"(prs), "i"(r)
72*4882a593Smuzhiyun 		     : "memory");
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 
tlbiel_all_isa206(unsigned int num_sets,unsigned int is)76*4882a593Smuzhiyun static void tlbiel_all_isa206(unsigned int num_sets, unsigned int is)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	unsigned int set;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	asm volatile("ptesync": : :"memory");
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	for (set = 0; set < num_sets; set++)
83*4882a593Smuzhiyun 		tlbiel_hash_set_isa206(set, is);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	ppc_after_tlbiel_barrier();
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
tlbiel_all_isa300(unsigned int num_sets,unsigned int is)88*4882a593Smuzhiyun static void tlbiel_all_isa300(unsigned int num_sets, unsigned int is)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	unsigned int set;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	asm volatile("ptesync": : :"memory");
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/*
95*4882a593Smuzhiyun 	 * Flush the partition table cache if this is HV mode.
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 	if (early_cpu_has_feature(CPU_FTR_HVMODE))
98*4882a593Smuzhiyun 		tlbiel_hash_set_isa300(0, is, 0, 2, 0);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/*
101*4882a593Smuzhiyun 	 * Now invalidate the process table cache. UPRT=0 HPT modes (what
102*4882a593Smuzhiyun 	 * current hardware implements) do not use the process table, but
103*4882a593Smuzhiyun 	 * add the flushes anyway.
104*4882a593Smuzhiyun 	 *
105*4882a593Smuzhiyun 	 * From ISA v3.0B p. 1078:
106*4882a593Smuzhiyun 	 *     The following forms are invalid.
107*4882a593Smuzhiyun 	 *      * PRS=1, R=0, and RIC!=2 (The only process-scoped
108*4882a593Smuzhiyun 	 *        HPT caching is of the Process Table.)
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	tlbiel_hash_set_isa300(0, is, 0, 2, 1);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/*
113*4882a593Smuzhiyun 	 * Then flush the sets of the TLB proper. Hash mode uses
114*4882a593Smuzhiyun 	 * partition scoped TLB translations, which may be flushed
115*4882a593Smuzhiyun 	 * in !HV mode.
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 	for (set = 0; set < num_sets; set++)
118*4882a593Smuzhiyun 		tlbiel_hash_set_isa300(set, is, 0, 0, 0);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	ppc_after_tlbiel_barrier();
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	asm volatile(PPC_ISA_3_0_INVALIDATE_ERAT "; isync" : : :"memory");
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
hash__tlbiel_all(unsigned int action)125*4882a593Smuzhiyun void hash__tlbiel_all(unsigned int action)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned int is;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	switch (action) {
130*4882a593Smuzhiyun 	case TLB_INVAL_SCOPE_GLOBAL:
131*4882a593Smuzhiyun 		is = 3;
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	case TLB_INVAL_SCOPE_LPID:
134*4882a593Smuzhiyun 		is = 2;
135*4882a593Smuzhiyun 		break;
136*4882a593Smuzhiyun 	default:
137*4882a593Smuzhiyun 		BUG();
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (early_cpu_has_feature(CPU_FTR_ARCH_300))
141*4882a593Smuzhiyun 		tlbiel_all_isa300(POWER9_TLB_SETS_HASH, is);
142*4882a593Smuzhiyun 	else if (early_cpu_has_feature(CPU_FTR_ARCH_207S))
143*4882a593Smuzhiyun 		tlbiel_all_isa206(POWER8_TLB_SETS, is);
144*4882a593Smuzhiyun 	else if (early_cpu_has_feature(CPU_FTR_ARCH_206))
145*4882a593Smuzhiyun 		tlbiel_all_isa206(POWER7_TLB_SETS, is);
146*4882a593Smuzhiyun 	else
147*4882a593Smuzhiyun 		WARN(1, "%s called on pre-POWER7 CPU\n", __func__);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
___tlbie(unsigned long vpn,int psize,int apsize,int ssize)150*4882a593Smuzhiyun static inline unsigned long  ___tlbie(unsigned long vpn, int psize,
151*4882a593Smuzhiyun 						int apsize, int ssize)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	unsigned long va;
154*4882a593Smuzhiyun 	unsigned int penc;
155*4882a593Smuzhiyun 	unsigned long sllp;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * We need 14 to 65 bits of va for a tlibe of 4K page
159*4882a593Smuzhiyun 	 * With vpn we ignore the lower VPN_SHIFT bits already.
160*4882a593Smuzhiyun 	 * And top two bits are already ignored because we can
161*4882a593Smuzhiyun 	 * only accomodate 76 bits in a 64 bit vpn with a VPN_SHIFT
162*4882a593Smuzhiyun 	 * of 12.
163*4882a593Smuzhiyun 	 */
164*4882a593Smuzhiyun 	va = vpn << VPN_SHIFT;
165*4882a593Smuzhiyun 	/*
166*4882a593Smuzhiyun 	 * clear top 16 bits of 64bit va, non SLS segment
167*4882a593Smuzhiyun 	 * Older versions of the architecture (2.02 and earler) require the
168*4882a593Smuzhiyun 	 * masking of the top 16 bits.
169*4882a593Smuzhiyun 	 */
170*4882a593Smuzhiyun 	if (mmu_has_feature(MMU_FTR_TLBIE_CROP_VA))
171*4882a593Smuzhiyun 		va &= ~(0xffffULL << 48);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	switch (psize) {
174*4882a593Smuzhiyun 	case MMU_PAGE_4K:
175*4882a593Smuzhiyun 		/* clear out bits after (52) [0....52.....63] */
176*4882a593Smuzhiyun 		va &= ~((1ul << (64 - 52)) - 1);
177*4882a593Smuzhiyun 		va |= ssize << 8;
178*4882a593Smuzhiyun 		sllp = get_sllp_encoding(apsize);
179*4882a593Smuzhiyun 		va |= sllp << 5;
180*4882a593Smuzhiyun 		asm volatile(ASM_FTR_IFCLR("tlbie %0,0", PPC_TLBIE(%1,%0), %2)
181*4882a593Smuzhiyun 			     : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
182*4882a593Smuzhiyun 			     : "memory");
183*4882a593Smuzhiyun 		break;
184*4882a593Smuzhiyun 	default:
185*4882a593Smuzhiyun 		/* We need 14 to 14 + i bits of va */
186*4882a593Smuzhiyun 		penc = mmu_psize_defs[psize].penc[apsize];
187*4882a593Smuzhiyun 		va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
188*4882a593Smuzhiyun 		va |= penc << 12;
189*4882a593Smuzhiyun 		va |= ssize << 8;
190*4882a593Smuzhiyun 		/*
191*4882a593Smuzhiyun 		 * AVAL bits:
192*4882a593Smuzhiyun 		 * We don't need all the bits, but rest of the bits
193*4882a593Smuzhiyun 		 * must be ignored by the processor.
194*4882a593Smuzhiyun 		 * vpn cover upto 65 bits of va. (0...65) and we need
195*4882a593Smuzhiyun 		 * 58..64 bits of va.
196*4882a593Smuzhiyun 		 */
197*4882a593Smuzhiyun 		va |= (vpn & 0xfe); /* AVAL */
198*4882a593Smuzhiyun 		va |= 1; /* L */
199*4882a593Smuzhiyun 		asm volatile(ASM_FTR_IFCLR("tlbie %0,1", PPC_TLBIE(%1,%0), %2)
200*4882a593Smuzhiyun 			     : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
201*4882a593Smuzhiyun 			     : "memory");
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	return va;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
fixup_tlbie_vpn(unsigned long vpn,int psize,int apsize,int ssize)207*4882a593Smuzhiyun static inline void fixup_tlbie_vpn(unsigned long vpn, int psize,
208*4882a593Smuzhiyun 				   int apsize, int ssize)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_P9_TLBIE_ERAT_BUG)) {
211*4882a593Smuzhiyun 		/* Radix flush for a hash guest */
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 		unsigned long rb,rs,prs,r,ric;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		rb = PPC_BIT(52); /* IS = 2 */
216*4882a593Smuzhiyun 		rs = 0;  /* lpid = 0 */
217*4882a593Smuzhiyun 		prs = 0; /* partition scoped */
218*4882a593Smuzhiyun 		r = 1;   /* radix format */
219*4882a593Smuzhiyun 		ric = 0; /* RIC_FLSUH_TLB */
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		/*
222*4882a593Smuzhiyun 		 * Need the extra ptesync to make sure we don't
223*4882a593Smuzhiyun 		 * re-order the tlbie
224*4882a593Smuzhiyun 		 */
225*4882a593Smuzhiyun 		asm volatile("ptesync": : :"memory");
226*4882a593Smuzhiyun 		asm volatile(PPC_TLBIE_5(%0, %4, %3, %2, %1)
227*4882a593Smuzhiyun 			     : : "r"(rb), "i"(r), "i"(prs),
228*4882a593Smuzhiyun 			       "i"(ric), "r"(rs) : "memory");
229*4882a593Smuzhiyun 	}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_P9_TLBIE_STQ_BUG)) {
233*4882a593Smuzhiyun 		/* Need the extra ptesync to ensure we don't reorder tlbie*/
234*4882a593Smuzhiyun 		asm volatile("ptesync": : :"memory");
235*4882a593Smuzhiyun 		___tlbie(vpn, psize, apsize, ssize);
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
__tlbie(unsigned long vpn,int psize,int apsize,int ssize)239*4882a593Smuzhiyun static inline void __tlbie(unsigned long vpn, int psize, int apsize, int ssize)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	unsigned long rb;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	rb = ___tlbie(vpn, psize, apsize, ssize);
244*4882a593Smuzhiyun 	trace_tlbie(0, 0, rb, 0, 0, 0, 0);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
__tlbiel(unsigned long vpn,int psize,int apsize,int ssize)247*4882a593Smuzhiyun static inline void __tlbiel(unsigned long vpn, int psize, int apsize, int ssize)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	unsigned long va;
250*4882a593Smuzhiyun 	unsigned int penc;
251*4882a593Smuzhiyun 	unsigned long sllp;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* VPN_SHIFT can be atmost 12 */
254*4882a593Smuzhiyun 	va = vpn << VPN_SHIFT;
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * clear top 16 bits of 64 bit va, non SLS segment
257*4882a593Smuzhiyun 	 * Older versions of the architecture (2.02 and earler) require the
258*4882a593Smuzhiyun 	 * masking of the top 16 bits.
259*4882a593Smuzhiyun 	 */
260*4882a593Smuzhiyun 	if (mmu_has_feature(MMU_FTR_TLBIE_CROP_VA))
261*4882a593Smuzhiyun 		va &= ~(0xffffULL << 48);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	switch (psize) {
264*4882a593Smuzhiyun 	case MMU_PAGE_4K:
265*4882a593Smuzhiyun 		/* clear out bits after(52) [0....52.....63] */
266*4882a593Smuzhiyun 		va &= ~((1ul << (64 - 52)) - 1);
267*4882a593Smuzhiyun 		va |= ssize << 8;
268*4882a593Smuzhiyun 		sllp = get_sllp_encoding(apsize);
269*4882a593Smuzhiyun 		va |= sllp << 5;
270*4882a593Smuzhiyun 		asm volatile(ASM_FTR_IFSET("tlbiel %0", "tlbiel %0,0", %1)
271*4882a593Smuzhiyun 			     : : "r" (va), "i" (CPU_FTR_ARCH_206)
272*4882a593Smuzhiyun 			     : "memory");
273*4882a593Smuzhiyun 		break;
274*4882a593Smuzhiyun 	default:
275*4882a593Smuzhiyun 		/* We need 14 to 14 + i bits of va */
276*4882a593Smuzhiyun 		penc = mmu_psize_defs[psize].penc[apsize];
277*4882a593Smuzhiyun 		va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
278*4882a593Smuzhiyun 		va |= penc << 12;
279*4882a593Smuzhiyun 		va |= ssize << 8;
280*4882a593Smuzhiyun 		/*
281*4882a593Smuzhiyun 		 * AVAL bits:
282*4882a593Smuzhiyun 		 * We don't need all the bits, but rest of the bits
283*4882a593Smuzhiyun 		 * must be ignored by the processor.
284*4882a593Smuzhiyun 		 * vpn cover upto 65 bits of va. (0...65) and we need
285*4882a593Smuzhiyun 		 * 58..64 bits of va.
286*4882a593Smuzhiyun 		 */
287*4882a593Smuzhiyun 		va |= (vpn & 0xfe);
288*4882a593Smuzhiyun 		va |= 1; /* L */
289*4882a593Smuzhiyun 		asm volatile(ASM_FTR_IFSET("tlbiel %0", "tlbiel %0,1", %1)
290*4882a593Smuzhiyun 			     : : "r" (va), "i" (CPU_FTR_ARCH_206)
291*4882a593Smuzhiyun 			     : "memory");
292*4882a593Smuzhiyun 		break;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 	trace_tlbie(0, 1, va, 0, 0, 0, 0);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
tlbie(unsigned long vpn,int psize,int apsize,int ssize,int local)298*4882a593Smuzhiyun static inline void tlbie(unsigned long vpn, int psize, int apsize,
299*4882a593Smuzhiyun 			 int ssize, int local)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	unsigned int use_local;
302*4882a593Smuzhiyun 	int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	use_local = local && mmu_has_feature(MMU_FTR_TLBIEL) && !cxl_ctx_in_use();
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (use_local)
307*4882a593Smuzhiyun 		use_local = mmu_psize_defs[psize].tlbiel;
308*4882a593Smuzhiyun 	if (lock_tlbie && !use_local)
309*4882a593Smuzhiyun 		raw_spin_lock(&native_tlbie_lock);
310*4882a593Smuzhiyun 	asm volatile("ptesync": : :"memory");
311*4882a593Smuzhiyun 	if (use_local) {
312*4882a593Smuzhiyun 		__tlbiel(vpn, psize, apsize, ssize);
313*4882a593Smuzhiyun 		ppc_after_tlbiel_barrier();
314*4882a593Smuzhiyun 	} else {
315*4882a593Smuzhiyun 		__tlbie(vpn, psize, apsize, ssize);
316*4882a593Smuzhiyun 		fixup_tlbie_vpn(vpn, psize, apsize, ssize);
317*4882a593Smuzhiyun 		asm volatile("eieio; tlbsync; ptesync": : :"memory");
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 	if (lock_tlbie && !use_local)
320*4882a593Smuzhiyun 		raw_spin_unlock(&native_tlbie_lock);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
native_lock_hpte(struct hash_pte * hptep)323*4882a593Smuzhiyun static inline void native_lock_hpte(struct hash_pte *hptep)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	unsigned long *word = (unsigned long *)&hptep->v;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	while (1) {
328*4882a593Smuzhiyun 		if (!test_and_set_bit_lock(HPTE_LOCK_BIT, word))
329*4882a593Smuzhiyun 			break;
330*4882a593Smuzhiyun 		spin_begin();
331*4882a593Smuzhiyun 		while(test_bit(HPTE_LOCK_BIT, word))
332*4882a593Smuzhiyun 			spin_cpu_relax();
333*4882a593Smuzhiyun 		spin_end();
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
native_unlock_hpte(struct hash_pte * hptep)337*4882a593Smuzhiyun static inline void native_unlock_hpte(struct hash_pte *hptep)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	unsigned long *word = (unsigned long *)&hptep->v;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	clear_bit_unlock(HPTE_LOCK_BIT, word);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
native_hpte_insert(unsigned long hpte_group,unsigned long vpn,unsigned long pa,unsigned long rflags,unsigned long vflags,int psize,int apsize,int ssize)344*4882a593Smuzhiyun static long native_hpte_insert(unsigned long hpte_group, unsigned long vpn,
345*4882a593Smuzhiyun 			unsigned long pa, unsigned long rflags,
346*4882a593Smuzhiyun 			unsigned long vflags, int psize, int apsize, int ssize)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct hash_pte *hptep = htab_address + hpte_group;
349*4882a593Smuzhiyun 	unsigned long hpte_v, hpte_r;
350*4882a593Smuzhiyun 	int i;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (!(vflags & HPTE_V_BOLTED)) {
353*4882a593Smuzhiyun 		DBG_LOW("    insert(group=%lx, vpn=%016lx, pa=%016lx,"
354*4882a593Smuzhiyun 			" rflags=%lx, vflags=%lx, psize=%d)\n",
355*4882a593Smuzhiyun 			hpte_group, vpn, pa, rflags, vflags, psize);
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	for (i = 0; i < HPTES_PER_GROUP; i++) {
359*4882a593Smuzhiyun 		if (! (be64_to_cpu(hptep->v) & HPTE_V_VALID)) {
360*4882a593Smuzhiyun 			/* retry with lock held */
361*4882a593Smuzhiyun 			native_lock_hpte(hptep);
362*4882a593Smuzhiyun 			if (! (be64_to_cpu(hptep->v) & HPTE_V_VALID))
363*4882a593Smuzhiyun 				break;
364*4882a593Smuzhiyun 			native_unlock_hpte(hptep);
365*4882a593Smuzhiyun 		}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		hptep++;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (i == HPTES_PER_GROUP)
371*4882a593Smuzhiyun 		return -1;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	hpte_v = hpte_encode_v(vpn, psize, apsize, ssize) | vflags | HPTE_V_VALID;
374*4882a593Smuzhiyun 	hpte_r = hpte_encode_r(pa, psize, apsize) | rflags;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	if (!(vflags & HPTE_V_BOLTED)) {
377*4882a593Smuzhiyun 		DBG_LOW(" i=%x hpte_v=%016lx, hpte_r=%016lx\n",
378*4882a593Smuzhiyun 			i, hpte_v, hpte_r);
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_ARCH_300)) {
382*4882a593Smuzhiyun 		hpte_r = hpte_old_to_new_r(hpte_v, hpte_r);
383*4882a593Smuzhiyun 		hpte_v = hpte_old_to_new_v(hpte_v);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	hptep->r = cpu_to_be64(hpte_r);
387*4882a593Smuzhiyun 	/* Guarantee the second dword is visible before the valid bit */
388*4882a593Smuzhiyun 	eieio();
389*4882a593Smuzhiyun 	/*
390*4882a593Smuzhiyun 	 * Now set the first dword including the valid bit
391*4882a593Smuzhiyun 	 * NOTE: this also unlocks the hpte
392*4882a593Smuzhiyun 	 */
393*4882a593Smuzhiyun 	hptep->v = cpu_to_be64(hpte_v);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	__asm__ __volatile__ ("ptesync" : : : "memory");
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return i | (!!(vflags & HPTE_V_SECONDARY) << 3);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
native_hpte_remove(unsigned long hpte_group)400*4882a593Smuzhiyun static long native_hpte_remove(unsigned long hpte_group)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct hash_pte *hptep;
403*4882a593Smuzhiyun 	int i;
404*4882a593Smuzhiyun 	int slot_offset;
405*4882a593Smuzhiyun 	unsigned long hpte_v;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	DBG_LOW("    remove(group=%lx)\n", hpte_group);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* pick a random entry to start at */
410*4882a593Smuzhiyun 	slot_offset = mftb() & 0x7;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	for (i = 0; i < HPTES_PER_GROUP; i++) {
413*4882a593Smuzhiyun 		hptep = htab_address + hpte_group + slot_offset;
414*4882a593Smuzhiyun 		hpte_v = be64_to_cpu(hptep->v);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		if ((hpte_v & HPTE_V_VALID) && !(hpte_v & HPTE_V_BOLTED)) {
417*4882a593Smuzhiyun 			/* retry with lock held */
418*4882a593Smuzhiyun 			native_lock_hpte(hptep);
419*4882a593Smuzhiyun 			hpte_v = be64_to_cpu(hptep->v);
420*4882a593Smuzhiyun 			if ((hpte_v & HPTE_V_VALID)
421*4882a593Smuzhiyun 			    && !(hpte_v & HPTE_V_BOLTED))
422*4882a593Smuzhiyun 				break;
423*4882a593Smuzhiyun 			native_unlock_hpte(hptep);
424*4882a593Smuzhiyun 		}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		slot_offset++;
427*4882a593Smuzhiyun 		slot_offset &= 0x7;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	if (i == HPTES_PER_GROUP)
431*4882a593Smuzhiyun 		return -1;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* Invalidate the hpte. NOTE: this also unlocks it */
434*4882a593Smuzhiyun 	hptep->v = 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return i;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
native_hpte_updatepp(unsigned long slot,unsigned long newpp,unsigned long vpn,int bpsize,int apsize,int ssize,unsigned long flags)439*4882a593Smuzhiyun static long native_hpte_updatepp(unsigned long slot, unsigned long newpp,
440*4882a593Smuzhiyun 				 unsigned long vpn, int bpsize,
441*4882a593Smuzhiyun 				 int apsize, int ssize, unsigned long flags)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct hash_pte *hptep = htab_address + slot;
444*4882a593Smuzhiyun 	unsigned long hpte_v, want_v;
445*4882a593Smuzhiyun 	int ret = 0, local = 0;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	want_v = hpte_encode_avpn(vpn, bpsize, ssize);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	DBG_LOW("    update(vpn=%016lx, avpnv=%016lx, group=%lx, newpp=%lx)",
450*4882a593Smuzhiyun 		vpn, want_v & HPTE_V_AVPN, slot, newpp);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	hpte_v = hpte_get_old_v(hptep);
453*4882a593Smuzhiyun 	/*
454*4882a593Smuzhiyun 	 * We need to invalidate the TLB always because hpte_remove doesn't do
455*4882a593Smuzhiyun 	 * a tlb invalidate. If a hash bucket gets full, we "evict" a more/less
456*4882a593Smuzhiyun 	 * random entry from it. When we do that we don't invalidate the TLB
457*4882a593Smuzhiyun 	 * (hpte_remove) because we assume the old translation is still
458*4882a593Smuzhiyun 	 * technically "valid".
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	if (!HPTE_V_COMPARE(hpte_v, want_v) || !(hpte_v & HPTE_V_VALID)) {
461*4882a593Smuzhiyun 		DBG_LOW(" -> miss\n");
462*4882a593Smuzhiyun 		ret = -1;
463*4882a593Smuzhiyun 	} else {
464*4882a593Smuzhiyun 		native_lock_hpte(hptep);
465*4882a593Smuzhiyun 		/* recheck with locks held */
466*4882a593Smuzhiyun 		hpte_v = hpte_get_old_v(hptep);
467*4882a593Smuzhiyun 		if (unlikely(!HPTE_V_COMPARE(hpte_v, want_v) ||
468*4882a593Smuzhiyun 			     !(hpte_v & HPTE_V_VALID))) {
469*4882a593Smuzhiyun 			ret = -1;
470*4882a593Smuzhiyun 		} else {
471*4882a593Smuzhiyun 			DBG_LOW(" -> hit\n");
472*4882a593Smuzhiyun 			/* Update the HPTE */
473*4882a593Smuzhiyun 			hptep->r = cpu_to_be64((be64_to_cpu(hptep->r) &
474*4882a593Smuzhiyun 						~(HPTE_R_PPP | HPTE_R_N)) |
475*4882a593Smuzhiyun 					       (newpp & (HPTE_R_PPP | HPTE_R_N |
476*4882a593Smuzhiyun 							 HPTE_R_C)));
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 		native_unlock_hpte(hptep);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	if (flags & HPTE_LOCAL_UPDATE)
482*4882a593Smuzhiyun 		local = 1;
483*4882a593Smuzhiyun 	/*
484*4882a593Smuzhiyun 	 * Ensure it is out of the tlb too if it is not a nohpte fault
485*4882a593Smuzhiyun 	 */
486*4882a593Smuzhiyun 	if (!(flags & HPTE_NOHPTE_UPDATE))
487*4882a593Smuzhiyun 		tlbie(vpn, bpsize, apsize, ssize, local);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return ret;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
__native_hpte_find(unsigned long want_v,unsigned long slot)492*4882a593Smuzhiyun static long __native_hpte_find(unsigned long want_v, unsigned long slot)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct hash_pte *hptep;
495*4882a593Smuzhiyun 	unsigned long hpte_v;
496*4882a593Smuzhiyun 	unsigned long i;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	for (i = 0; i < HPTES_PER_GROUP; i++) {
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 		hptep = htab_address + slot;
501*4882a593Smuzhiyun 		hpte_v = hpte_get_old_v(hptep);
502*4882a593Smuzhiyun 		if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID))
503*4882a593Smuzhiyun 			/* HPTE matches */
504*4882a593Smuzhiyun 			return slot;
505*4882a593Smuzhiyun 		++slot;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	return -1;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun 
native_hpte_find(unsigned long vpn,int psize,int ssize)511*4882a593Smuzhiyun static long native_hpte_find(unsigned long vpn, int psize, int ssize)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	unsigned long hpte_group;
514*4882a593Smuzhiyun 	unsigned long want_v;
515*4882a593Smuzhiyun 	unsigned long hash;
516*4882a593Smuzhiyun 	long slot;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	hash = hpt_hash(vpn, mmu_psize_defs[psize].shift, ssize);
519*4882a593Smuzhiyun 	want_v = hpte_encode_avpn(vpn, psize, ssize);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/*
522*4882a593Smuzhiyun 	 * We try to keep bolted entries always in primary hash
523*4882a593Smuzhiyun 	 * But in some case we can find them in secondary too.
524*4882a593Smuzhiyun 	 */
525*4882a593Smuzhiyun 	hpte_group = (hash & htab_hash_mask) * HPTES_PER_GROUP;
526*4882a593Smuzhiyun 	slot = __native_hpte_find(want_v, hpte_group);
527*4882a593Smuzhiyun 	if (slot < 0) {
528*4882a593Smuzhiyun 		/* Try in secondary */
529*4882a593Smuzhiyun 		hpte_group = (~hash & htab_hash_mask) * HPTES_PER_GROUP;
530*4882a593Smuzhiyun 		slot = __native_hpte_find(want_v, hpte_group);
531*4882a593Smuzhiyun 		if (slot < 0)
532*4882a593Smuzhiyun 			return -1;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	return slot;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun /*
539*4882a593Smuzhiyun  * Update the page protection bits. Intended to be used to create
540*4882a593Smuzhiyun  * guard pages for kernel data structures on pages which are bolted
541*4882a593Smuzhiyun  * in the HPT. Assumes pages being operated on will not be stolen.
542*4882a593Smuzhiyun  *
543*4882a593Smuzhiyun  * No need to lock here because we should be the only user.
544*4882a593Smuzhiyun  */
native_hpte_updateboltedpp(unsigned long newpp,unsigned long ea,int psize,int ssize)545*4882a593Smuzhiyun static void native_hpte_updateboltedpp(unsigned long newpp, unsigned long ea,
546*4882a593Smuzhiyun 				       int psize, int ssize)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	unsigned long vpn;
549*4882a593Smuzhiyun 	unsigned long vsid;
550*4882a593Smuzhiyun 	long slot;
551*4882a593Smuzhiyun 	struct hash_pte *hptep;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	vsid = get_kernel_vsid(ea, ssize);
554*4882a593Smuzhiyun 	vpn = hpt_vpn(ea, vsid, ssize);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	slot = native_hpte_find(vpn, psize, ssize);
557*4882a593Smuzhiyun 	if (slot == -1)
558*4882a593Smuzhiyun 		panic("could not find page to bolt\n");
559*4882a593Smuzhiyun 	hptep = htab_address + slot;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* Update the HPTE */
562*4882a593Smuzhiyun 	hptep->r = cpu_to_be64((be64_to_cpu(hptep->r) &
563*4882a593Smuzhiyun 				~(HPTE_R_PPP | HPTE_R_N)) |
564*4882a593Smuzhiyun 			       (newpp & (HPTE_R_PPP | HPTE_R_N)));
565*4882a593Smuzhiyun 	/*
566*4882a593Smuzhiyun 	 * Ensure it is out of the tlb too. Bolted entries base and
567*4882a593Smuzhiyun 	 * actual page size will be same.
568*4882a593Smuzhiyun 	 */
569*4882a593Smuzhiyun 	tlbie(vpn, psize, psize, ssize, 0);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun  * Remove a bolted kernel entry. Memory hotplug uses this.
574*4882a593Smuzhiyun  *
575*4882a593Smuzhiyun  * No need to lock here because we should be the only user.
576*4882a593Smuzhiyun  */
native_hpte_removebolted(unsigned long ea,int psize,int ssize)577*4882a593Smuzhiyun static int native_hpte_removebolted(unsigned long ea, int psize, int ssize)
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun 	unsigned long vpn;
580*4882a593Smuzhiyun 	unsigned long vsid;
581*4882a593Smuzhiyun 	long slot;
582*4882a593Smuzhiyun 	struct hash_pte *hptep;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	vsid = get_kernel_vsid(ea, ssize);
585*4882a593Smuzhiyun 	vpn = hpt_vpn(ea, vsid, ssize);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	slot = native_hpte_find(vpn, psize, ssize);
588*4882a593Smuzhiyun 	if (slot == -1)
589*4882a593Smuzhiyun 		return -ENOENT;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	hptep = htab_address + slot;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	VM_WARN_ON(!(be64_to_cpu(hptep->v) & HPTE_V_BOLTED));
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Invalidate the hpte */
596*4882a593Smuzhiyun 	hptep->v = 0;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Invalidate the TLB */
599*4882a593Smuzhiyun 	tlbie(vpn, psize, psize, ssize, 0);
600*4882a593Smuzhiyun 	return 0;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 
native_hpte_invalidate(unsigned long slot,unsigned long vpn,int bpsize,int apsize,int ssize,int local)604*4882a593Smuzhiyun static void native_hpte_invalidate(unsigned long slot, unsigned long vpn,
605*4882a593Smuzhiyun 				   int bpsize, int apsize, int ssize, int local)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct hash_pte *hptep = htab_address + slot;
608*4882a593Smuzhiyun 	unsigned long hpte_v;
609*4882a593Smuzhiyun 	unsigned long want_v;
610*4882a593Smuzhiyun 	unsigned long flags;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	local_irq_save(flags);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	DBG_LOW("    invalidate(vpn=%016lx, hash: %lx)\n", vpn, slot);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	want_v = hpte_encode_avpn(vpn, bpsize, ssize);
617*4882a593Smuzhiyun 	hpte_v = hpte_get_old_v(hptep);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID)) {
620*4882a593Smuzhiyun 		native_lock_hpte(hptep);
621*4882a593Smuzhiyun 		/* recheck with locks held */
622*4882a593Smuzhiyun 		hpte_v = hpte_get_old_v(hptep);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 		if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID))
625*4882a593Smuzhiyun 			/* Invalidate the hpte. NOTE: this also unlocks it */
626*4882a593Smuzhiyun 			hptep->v = 0;
627*4882a593Smuzhiyun 		else
628*4882a593Smuzhiyun 			native_unlock_hpte(hptep);
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun 	/*
631*4882a593Smuzhiyun 	 * We need to invalidate the TLB always because hpte_remove doesn't do
632*4882a593Smuzhiyun 	 * a tlb invalidate. If a hash bucket gets full, we "evict" a more/less
633*4882a593Smuzhiyun 	 * random entry from it. When we do that we don't invalidate the TLB
634*4882a593Smuzhiyun 	 * (hpte_remove) because we assume the old translation is still
635*4882a593Smuzhiyun 	 * technically "valid".
636*4882a593Smuzhiyun 	 */
637*4882a593Smuzhiyun 	tlbie(vpn, bpsize, apsize, ssize, local);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	local_irq_restore(flags);
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
native_hugepage_invalidate(unsigned long vsid,unsigned long addr,unsigned char * hpte_slot_array,int psize,int ssize,int local)643*4882a593Smuzhiyun static void native_hugepage_invalidate(unsigned long vsid,
644*4882a593Smuzhiyun 				       unsigned long addr,
645*4882a593Smuzhiyun 				       unsigned char *hpte_slot_array,
646*4882a593Smuzhiyun 				       int psize, int ssize, int local)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	int i;
649*4882a593Smuzhiyun 	struct hash_pte *hptep;
650*4882a593Smuzhiyun 	int actual_psize = MMU_PAGE_16M;
651*4882a593Smuzhiyun 	unsigned int max_hpte_count, valid;
652*4882a593Smuzhiyun 	unsigned long flags, s_addr = addr;
653*4882a593Smuzhiyun 	unsigned long hpte_v, want_v, shift;
654*4882a593Smuzhiyun 	unsigned long hidx, vpn = 0, hash, slot;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	shift = mmu_psize_defs[psize].shift;
657*4882a593Smuzhiyun 	max_hpte_count = 1U << (PMD_SHIFT - shift);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	local_irq_save(flags);
660*4882a593Smuzhiyun 	for (i = 0; i < max_hpte_count; i++) {
661*4882a593Smuzhiyun 		valid = hpte_valid(hpte_slot_array, i);
662*4882a593Smuzhiyun 		if (!valid)
663*4882a593Smuzhiyun 			continue;
664*4882a593Smuzhiyun 		hidx =  hpte_hash_index(hpte_slot_array, i);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		/* get the vpn */
667*4882a593Smuzhiyun 		addr = s_addr + (i * (1ul << shift));
668*4882a593Smuzhiyun 		vpn = hpt_vpn(addr, vsid, ssize);
669*4882a593Smuzhiyun 		hash = hpt_hash(vpn, shift, ssize);
670*4882a593Smuzhiyun 		if (hidx & _PTEIDX_SECONDARY)
671*4882a593Smuzhiyun 			hash = ~hash;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
674*4882a593Smuzhiyun 		slot += hidx & _PTEIDX_GROUP_IX;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 		hptep = htab_address + slot;
677*4882a593Smuzhiyun 		want_v = hpte_encode_avpn(vpn, psize, ssize);
678*4882a593Smuzhiyun 		hpte_v = hpte_get_old_v(hptep);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 		/* Even if we miss, we need to invalidate the TLB */
681*4882a593Smuzhiyun 		if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID)) {
682*4882a593Smuzhiyun 			/* recheck with locks held */
683*4882a593Smuzhiyun 			native_lock_hpte(hptep);
684*4882a593Smuzhiyun 			hpte_v = hpte_get_old_v(hptep);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 			if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID)) {
687*4882a593Smuzhiyun 				/*
688*4882a593Smuzhiyun 				 * Invalidate the hpte. NOTE: this also unlocks it
689*4882a593Smuzhiyun 				 */
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 				hptep->v = 0;
692*4882a593Smuzhiyun 			} else
693*4882a593Smuzhiyun 				native_unlock_hpte(hptep);
694*4882a593Smuzhiyun 		}
695*4882a593Smuzhiyun 		/*
696*4882a593Smuzhiyun 		 * We need to do tlb invalidate for all the address, tlbie
697*4882a593Smuzhiyun 		 * instruction compares entry_VA in tlb with the VA specified
698*4882a593Smuzhiyun 		 * here
699*4882a593Smuzhiyun 		 */
700*4882a593Smuzhiyun 		tlbie(vpn, psize, actual_psize, ssize, local);
701*4882a593Smuzhiyun 	}
702*4882a593Smuzhiyun 	local_irq_restore(flags);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun #else
native_hugepage_invalidate(unsigned long vsid,unsigned long addr,unsigned char * hpte_slot_array,int psize,int ssize,int local)705*4882a593Smuzhiyun static void native_hugepage_invalidate(unsigned long vsid,
706*4882a593Smuzhiyun 				       unsigned long addr,
707*4882a593Smuzhiyun 				       unsigned char *hpte_slot_array,
708*4882a593Smuzhiyun 				       int psize, int ssize, int local)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun 	WARN(1, "%s called without THP support\n", __func__);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun #endif
713*4882a593Smuzhiyun 
hpte_decode(struct hash_pte * hpte,unsigned long slot,int * psize,int * apsize,int * ssize,unsigned long * vpn)714*4882a593Smuzhiyun static void hpte_decode(struct hash_pte *hpte, unsigned long slot,
715*4882a593Smuzhiyun 			int *psize, int *apsize, int *ssize, unsigned long *vpn)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	unsigned long avpn, pteg, vpi;
718*4882a593Smuzhiyun 	unsigned long hpte_v = be64_to_cpu(hpte->v);
719*4882a593Smuzhiyun 	unsigned long hpte_r = be64_to_cpu(hpte->r);
720*4882a593Smuzhiyun 	unsigned long vsid, seg_off;
721*4882a593Smuzhiyun 	int size, a_size, shift;
722*4882a593Smuzhiyun 	/* Look at the 8 bit LP value */
723*4882a593Smuzhiyun 	unsigned int lp = (hpte_r >> LP_SHIFT) & ((1 << LP_BITS) - 1);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_ARCH_300)) {
726*4882a593Smuzhiyun 		hpte_v = hpte_new_to_old_v(hpte_v, hpte_r);
727*4882a593Smuzhiyun 		hpte_r = hpte_new_to_old_r(hpte_r);
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun 	if (!(hpte_v & HPTE_V_LARGE)) {
730*4882a593Smuzhiyun 		size   = MMU_PAGE_4K;
731*4882a593Smuzhiyun 		a_size = MMU_PAGE_4K;
732*4882a593Smuzhiyun 	} else {
733*4882a593Smuzhiyun 		size = hpte_page_sizes[lp] & 0xf;
734*4882a593Smuzhiyun 		a_size = hpte_page_sizes[lp] >> 4;
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 	/* This works for all page sizes, and for 256M and 1T segments */
737*4882a593Smuzhiyun 	*ssize = hpte_v >> HPTE_V_SSIZE_SHIFT;
738*4882a593Smuzhiyun 	shift = mmu_psize_defs[size].shift;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	avpn = (HPTE_V_AVPN_VAL(hpte_v) & ~mmu_psize_defs[size].avpnm);
741*4882a593Smuzhiyun 	pteg = slot / HPTES_PER_GROUP;
742*4882a593Smuzhiyun 	if (hpte_v & HPTE_V_SECONDARY)
743*4882a593Smuzhiyun 		pteg = ~pteg;
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	switch (*ssize) {
746*4882a593Smuzhiyun 	case MMU_SEGSIZE_256M:
747*4882a593Smuzhiyun 		/* We only have 28 - 23 bits of seg_off in avpn */
748*4882a593Smuzhiyun 		seg_off = (avpn & 0x1f) << 23;
749*4882a593Smuzhiyun 		vsid    =  avpn >> 5;
750*4882a593Smuzhiyun 		/* We can find more bits from the pteg value */
751*4882a593Smuzhiyun 		if (shift < 23) {
752*4882a593Smuzhiyun 			vpi = (vsid ^ pteg) & htab_hash_mask;
753*4882a593Smuzhiyun 			seg_off |= vpi << shift;
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 		*vpn = vsid << (SID_SHIFT - VPN_SHIFT) | seg_off >> VPN_SHIFT;
756*4882a593Smuzhiyun 		break;
757*4882a593Smuzhiyun 	case MMU_SEGSIZE_1T:
758*4882a593Smuzhiyun 		/* We only have 40 - 23 bits of seg_off in avpn */
759*4882a593Smuzhiyun 		seg_off = (avpn & 0x1ffff) << 23;
760*4882a593Smuzhiyun 		vsid    = avpn >> 17;
761*4882a593Smuzhiyun 		if (shift < 23) {
762*4882a593Smuzhiyun 			vpi = (vsid ^ (vsid << 25) ^ pteg) & htab_hash_mask;
763*4882a593Smuzhiyun 			seg_off |= vpi << shift;
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 		*vpn = vsid << (SID_SHIFT_1T - VPN_SHIFT) | seg_off >> VPN_SHIFT;
766*4882a593Smuzhiyun 		break;
767*4882a593Smuzhiyun 	default:
768*4882a593Smuzhiyun 		*vpn = size = 0;
769*4882a593Smuzhiyun 	}
770*4882a593Smuzhiyun 	*psize  = size;
771*4882a593Smuzhiyun 	*apsize = a_size;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /*
775*4882a593Smuzhiyun  * clear all mappings on kexec.  All cpus are in real mode (or they will
776*4882a593Smuzhiyun  * be when they isi), and we are the only one left.  We rely on our kernel
777*4882a593Smuzhiyun  * mapping being 0xC0's and the hardware ignoring those two real bits.
778*4882a593Smuzhiyun  *
779*4882a593Smuzhiyun  * This must be called with interrupts disabled.
780*4882a593Smuzhiyun  *
781*4882a593Smuzhiyun  * Taking the native_tlbie_lock is unsafe here due to the possibility of
782*4882a593Smuzhiyun  * lockdep being on. On pre POWER5 hardware, not taking the lock could
783*4882a593Smuzhiyun  * cause deadlock. POWER5 and newer not taking the lock is fine. This only
784*4882a593Smuzhiyun  * gets called during boot before secondary CPUs have come up and during
785*4882a593Smuzhiyun  * crashdump and all bets are off anyway.
786*4882a593Smuzhiyun  *
787*4882a593Smuzhiyun  * TODO: add batching support when enabled.  remember, no dynamic memory here,
788*4882a593Smuzhiyun  * although there is the control page available...
789*4882a593Smuzhiyun  */
native_hpte_clear(void)790*4882a593Smuzhiyun static void native_hpte_clear(void)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	unsigned long vpn = 0;
793*4882a593Smuzhiyun 	unsigned long slot, slots;
794*4882a593Smuzhiyun 	struct hash_pte *hptep = htab_address;
795*4882a593Smuzhiyun 	unsigned long hpte_v;
796*4882a593Smuzhiyun 	unsigned long pteg_count;
797*4882a593Smuzhiyun 	int psize, apsize, ssize;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	pteg_count = htab_hash_mask + 1;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	slots = pteg_count * HPTES_PER_GROUP;
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	for (slot = 0; slot < slots; slot++, hptep++) {
804*4882a593Smuzhiyun 		/*
805*4882a593Smuzhiyun 		 * we could lock the pte here, but we are the only cpu
806*4882a593Smuzhiyun 		 * running,  right?  and for crash dump, we probably
807*4882a593Smuzhiyun 		 * don't want to wait for a maybe bad cpu.
808*4882a593Smuzhiyun 		 */
809*4882a593Smuzhiyun 		hpte_v = be64_to_cpu(hptep->v);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 		/*
812*4882a593Smuzhiyun 		 * Call __tlbie() here rather than tlbie() since we can't take the
813*4882a593Smuzhiyun 		 * native_tlbie_lock.
814*4882a593Smuzhiyun 		 */
815*4882a593Smuzhiyun 		if (hpte_v & HPTE_V_VALID) {
816*4882a593Smuzhiyun 			hpte_decode(hptep, slot, &psize, &apsize, &ssize, &vpn);
817*4882a593Smuzhiyun 			hptep->v = 0;
818*4882a593Smuzhiyun 			___tlbie(vpn, psize, apsize, ssize);
819*4882a593Smuzhiyun 		}
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	asm volatile("eieio; tlbsync; ptesync":::"memory");
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun /*
826*4882a593Smuzhiyun  * Batched hash table flush, we batch the tlbie's to avoid taking/releasing
827*4882a593Smuzhiyun  * the lock all the time
828*4882a593Smuzhiyun  */
native_flush_hash_range(unsigned long number,int local)829*4882a593Smuzhiyun static void native_flush_hash_range(unsigned long number, int local)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	unsigned long vpn = 0;
832*4882a593Smuzhiyun 	unsigned long hash, index, hidx, shift, slot;
833*4882a593Smuzhiyun 	struct hash_pte *hptep;
834*4882a593Smuzhiyun 	unsigned long hpte_v;
835*4882a593Smuzhiyun 	unsigned long want_v;
836*4882a593Smuzhiyun 	unsigned long flags;
837*4882a593Smuzhiyun 	real_pte_t pte;
838*4882a593Smuzhiyun 	struct ppc64_tlb_batch *batch = this_cpu_ptr(&ppc64_tlb_batch);
839*4882a593Smuzhiyun 	unsigned long psize = batch->psize;
840*4882a593Smuzhiyun 	int ssize = batch->ssize;
841*4882a593Smuzhiyun 	int i;
842*4882a593Smuzhiyun 	unsigned int use_local;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	use_local = local && mmu_has_feature(MMU_FTR_TLBIEL) &&
845*4882a593Smuzhiyun 		mmu_psize_defs[psize].tlbiel && !cxl_ctx_in_use();
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	local_irq_save(flags);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	for (i = 0; i < number; i++) {
850*4882a593Smuzhiyun 		vpn = batch->vpn[i];
851*4882a593Smuzhiyun 		pte = batch->pte[i];
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
854*4882a593Smuzhiyun 			hash = hpt_hash(vpn, shift, ssize);
855*4882a593Smuzhiyun 			hidx = __rpte_to_hidx(pte, index);
856*4882a593Smuzhiyun 			if (hidx & _PTEIDX_SECONDARY)
857*4882a593Smuzhiyun 				hash = ~hash;
858*4882a593Smuzhiyun 			slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
859*4882a593Smuzhiyun 			slot += hidx & _PTEIDX_GROUP_IX;
860*4882a593Smuzhiyun 			hptep = htab_address + slot;
861*4882a593Smuzhiyun 			want_v = hpte_encode_avpn(vpn, psize, ssize);
862*4882a593Smuzhiyun 			hpte_v = hpte_get_old_v(hptep);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 			if (!HPTE_V_COMPARE(hpte_v, want_v) || !(hpte_v & HPTE_V_VALID))
865*4882a593Smuzhiyun 				continue;
866*4882a593Smuzhiyun 			/* lock and try again */
867*4882a593Smuzhiyun 			native_lock_hpte(hptep);
868*4882a593Smuzhiyun 			hpte_v = hpte_get_old_v(hptep);
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 			if (!HPTE_V_COMPARE(hpte_v, want_v) || !(hpte_v & HPTE_V_VALID))
871*4882a593Smuzhiyun 				native_unlock_hpte(hptep);
872*4882a593Smuzhiyun 			else
873*4882a593Smuzhiyun 				hptep->v = 0;
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 		} pte_iterate_hashed_end();
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	if (use_local) {
879*4882a593Smuzhiyun 		asm volatile("ptesync":::"memory");
880*4882a593Smuzhiyun 		for (i = 0; i < number; i++) {
881*4882a593Smuzhiyun 			vpn = batch->vpn[i];
882*4882a593Smuzhiyun 			pte = batch->pte[i];
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 			pte_iterate_hashed_subpages(pte, psize,
885*4882a593Smuzhiyun 						    vpn, index, shift) {
886*4882a593Smuzhiyun 				__tlbiel(vpn, psize, psize, ssize);
887*4882a593Smuzhiyun 			} pte_iterate_hashed_end();
888*4882a593Smuzhiyun 		}
889*4882a593Smuzhiyun 		ppc_after_tlbiel_barrier();
890*4882a593Smuzhiyun 	} else {
891*4882a593Smuzhiyun 		int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 		if (lock_tlbie)
894*4882a593Smuzhiyun 			raw_spin_lock(&native_tlbie_lock);
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 		asm volatile("ptesync":::"memory");
897*4882a593Smuzhiyun 		for (i = 0; i < number; i++) {
898*4882a593Smuzhiyun 			vpn = batch->vpn[i];
899*4882a593Smuzhiyun 			pte = batch->pte[i];
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 			pte_iterate_hashed_subpages(pte, psize,
902*4882a593Smuzhiyun 						    vpn, index, shift) {
903*4882a593Smuzhiyun 				__tlbie(vpn, psize, psize, ssize);
904*4882a593Smuzhiyun 			} pte_iterate_hashed_end();
905*4882a593Smuzhiyun 		}
906*4882a593Smuzhiyun 		/*
907*4882a593Smuzhiyun 		 * Just do one more with the last used values.
908*4882a593Smuzhiyun 		 */
909*4882a593Smuzhiyun 		fixup_tlbie_vpn(vpn, psize, psize, ssize);
910*4882a593Smuzhiyun 		asm volatile("eieio; tlbsync; ptesync":::"memory");
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		if (lock_tlbie)
913*4882a593Smuzhiyun 			raw_spin_unlock(&native_tlbie_lock);
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	local_irq_restore(flags);
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
hpte_init_native(void)919*4882a593Smuzhiyun void __init hpte_init_native(void)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	mmu_hash_ops.hpte_invalidate	= native_hpte_invalidate;
922*4882a593Smuzhiyun 	mmu_hash_ops.hpte_updatepp	= native_hpte_updatepp;
923*4882a593Smuzhiyun 	mmu_hash_ops.hpte_updateboltedpp = native_hpte_updateboltedpp;
924*4882a593Smuzhiyun 	mmu_hash_ops.hpte_removebolted = native_hpte_removebolted;
925*4882a593Smuzhiyun 	mmu_hash_ops.hpte_insert	= native_hpte_insert;
926*4882a593Smuzhiyun 	mmu_hash_ops.hpte_remove	= native_hpte_remove;
927*4882a593Smuzhiyun 	mmu_hash_ops.hpte_clear_all	= native_hpte_clear;
928*4882a593Smuzhiyun 	mmu_hash_ops.flush_hash_range = native_flush_hash_range;
929*4882a593Smuzhiyun 	mmu_hash_ops.hugepage_invalidate   = native_hugepage_invalidate;
930*4882a593Smuzhiyun }
931