xref: /OK3568_Linux_fs/kernel/arch/powerpc/math-emu/math.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 1999  Eddie C. Dost  (ecd@atecom.com)
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/types.h>
7*4882a593Smuzhiyun #include <linux/sched.h>
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/uaccess.h>
10*4882a593Smuzhiyun #include <asm/reg.h>
11*4882a593Smuzhiyun #include <asm/switch_to.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/sfp-machine.h>
14*4882a593Smuzhiyun #include <math-emu/double.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define FLOATFUNC(x)	extern int x(void *, void *, void *, void *)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* The instructions list which may be not implemented by a hardware FPU */
19*4882a593Smuzhiyun FLOATFUNC(fre);
20*4882a593Smuzhiyun FLOATFUNC(frsqrtes);
21*4882a593Smuzhiyun FLOATFUNC(fsqrt);
22*4882a593Smuzhiyun FLOATFUNC(fsqrts);
23*4882a593Smuzhiyun FLOATFUNC(mtfsf);
24*4882a593Smuzhiyun FLOATFUNC(mtfsfi);
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifdef CONFIG_MATH_EMULATION_HW_UNIMPLEMENTED
27*4882a593Smuzhiyun #undef FLOATFUNC(x)
28*4882a593Smuzhiyun #define FLOATFUNC(x)	static inline int x(void *op1, void *op2, void *op3, \
29*4882a593Smuzhiyun 						 void *op4) { }
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun FLOATFUNC(fadd);
33*4882a593Smuzhiyun FLOATFUNC(fadds);
34*4882a593Smuzhiyun FLOATFUNC(fdiv);
35*4882a593Smuzhiyun FLOATFUNC(fdivs);
36*4882a593Smuzhiyun FLOATFUNC(fmul);
37*4882a593Smuzhiyun FLOATFUNC(fmuls);
38*4882a593Smuzhiyun FLOATFUNC(fsub);
39*4882a593Smuzhiyun FLOATFUNC(fsubs);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun FLOATFUNC(fmadd);
42*4882a593Smuzhiyun FLOATFUNC(fmadds);
43*4882a593Smuzhiyun FLOATFUNC(fmsub);
44*4882a593Smuzhiyun FLOATFUNC(fmsubs);
45*4882a593Smuzhiyun FLOATFUNC(fnmadd);
46*4882a593Smuzhiyun FLOATFUNC(fnmadds);
47*4882a593Smuzhiyun FLOATFUNC(fnmsub);
48*4882a593Smuzhiyun FLOATFUNC(fnmsubs);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun FLOATFUNC(fctiw);
51*4882a593Smuzhiyun FLOATFUNC(fctiwz);
52*4882a593Smuzhiyun FLOATFUNC(frsp);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun FLOATFUNC(fcmpo);
55*4882a593Smuzhiyun FLOATFUNC(fcmpu);
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun FLOATFUNC(mcrfs);
58*4882a593Smuzhiyun FLOATFUNC(mffs);
59*4882a593Smuzhiyun FLOATFUNC(mtfsb0);
60*4882a593Smuzhiyun FLOATFUNC(mtfsb1);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun FLOATFUNC(lfd);
63*4882a593Smuzhiyun FLOATFUNC(lfs);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun FLOATFUNC(stfd);
66*4882a593Smuzhiyun FLOATFUNC(stfs);
67*4882a593Smuzhiyun FLOATFUNC(stfiwx);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun FLOATFUNC(fabs);
70*4882a593Smuzhiyun FLOATFUNC(fmr);
71*4882a593Smuzhiyun FLOATFUNC(fnabs);
72*4882a593Smuzhiyun FLOATFUNC(fneg);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /* Optional */
75*4882a593Smuzhiyun FLOATFUNC(fres);
76*4882a593Smuzhiyun FLOATFUNC(frsqrte);
77*4882a593Smuzhiyun FLOATFUNC(fsel);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define OP31		0x1f		/*   31 */
81*4882a593Smuzhiyun #define LFS		0x30		/*   48 */
82*4882a593Smuzhiyun #define LFSU		0x31		/*   49 */
83*4882a593Smuzhiyun #define LFD		0x32		/*   50 */
84*4882a593Smuzhiyun #define LFDU		0x33		/*   51 */
85*4882a593Smuzhiyun #define STFS		0x34		/*   52 */
86*4882a593Smuzhiyun #define STFSU		0x35		/*   53 */
87*4882a593Smuzhiyun #define STFD		0x36		/*   54 */
88*4882a593Smuzhiyun #define STFDU		0x37		/*   55 */
89*4882a593Smuzhiyun #define OP59		0x3b		/*   59 */
90*4882a593Smuzhiyun #define OP63		0x3f		/*   63 */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Opcode 31: */
93*4882a593Smuzhiyun /* X-Form: */
94*4882a593Smuzhiyun #define LFSX		0x217		/*  535 */
95*4882a593Smuzhiyun #define LFSUX		0x237		/*  567 */
96*4882a593Smuzhiyun #define LFDX		0x257		/*  599 */
97*4882a593Smuzhiyun #define LFDUX		0x277		/*  631 */
98*4882a593Smuzhiyun #define STFSX		0x297		/*  663 */
99*4882a593Smuzhiyun #define STFSUX		0x2b7		/*  695 */
100*4882a593Smuzhiyun #define STFDX		0x2d7		/*  727 */
101*4882a593Smuzhiyun #define STFDUX		0x2f7		/*  759 */
102*4882a593Smuzhiyun #define STFIWX		0x3d7		/*  983 */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Opcode 59: */
105*4882a593Smuzhiyun /* A-Form: */
106*4882a593Smuzhiyun #define FDIVS		0x012		/*   18 */
107*4882a593Smuzhiyun #define FSUBS		0x014		/*   20 */
108*4882a593Smuzhiyun #define FADDS		0x015		/*   21 */
109*4882a593Smuzhiyun #define FSQRTS		0x016		/*   22 */
110*4882a593Smuzhiyun #define FRES		0x018		/*   24 */
111*4882a593Smuzhiyun #define FMULS		0x019		/*   25 */
112*4882a593Smuzhiyun #define FRSQRTES	0x01a		/*   26 */
113*4882a593Smuzhiyun #define FMSUBS		0x01c		/*   28 */
114*4882a593Smuzhiyun #define FMADDS		0x01d		/*   29 */
115*4882a593Smuzhiyun #define FNMSUBS		0x01e		/*   30 */
116*4882a593Smuzhiyun #define FNMADDS		0x01f		/*   31 */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Opcode 63: */
119*4882a593Smuzhiyun /* A-Form: */
120*4882a593Smuzhiyun #define FDIV		0x012		/*   18 */
121*4882a593Smuzhiyun #define FSUB		0x014		/*   20 */
122*4882a593Smuzhiyun #define FADD		0x015		/*   21 */
123*4882a593Smuzhiyun #define FSQRT		0x016		/*   22 */
124*4882a593Smuzhiyun #define FSEL		0x017		/*   23 */
125*4882a593Smuzhiyun #define FRE		0x018		/*   24 */
126*4882a593Smuzhiyun #define FMUL		0x019		/*   25 */
127*4882a593Smuzhiyun #define FRSQRTE		0x01a		/*   26 */
128*4882a593Smuzhiyun #define FMSUB		0x01c		/*   28 */
129*4882a593Smuzhiyun #define FMADD		0x01d		/*   29 */
130*4882a593Smuzhiyun #define FNMSUB		0x01e		/*   30 */
131*4882a593Smuzhiyun #define FNMADD		0x01f		/*   31 */
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* X-Form: */
134*4882a593Smuzhiyun #define FCMPU		0x000		/*    0	*/
135*4882a593Smuzhiyun #define FRSP		0x00c		/*   12 */
136*4882a593Smuzhiyun #define FCTIW		0x00e		/*   14 */
137*4882a593Smuzhiyun #define FCTIWZ		0x00f		/*   15 */
138*4882a593Smuzhiyun #define FCMPO		0x020		/*   32 */
139*4882a593Smuzhiyun #define MTFSB1		0x026		/*   38 */
140*4882a593Smuzhiyun #define FNEG		0x028		/*   40 */
141*4882a593Smuzhiyun #define MCRFS		0x040		/*   64 */
142*4882a593Smuzhiyun #define MTFSB0		0x046		/*   70 */
143*4882a593Smuzhiyun #define FMR		0x048		/*   72 */
144*4882a593Smuzhiyun #define MTFSFI		0x086		/*  134 */
145*4882a593Smuzhiyun #define FNABS		0x088		/*  136 */
146*4882a593Smuzhiyun #define FABS		0x108		/*  264 */
147*4882a593Smuzhiyun #define MFFS		0x247		/*  583 */
148*4882a593Smuzhiyun #define MTFSF		0x2c7		/*  711 */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define AB	2
152*4882a593Smuzhiyun #define AC	3
153*4882a593Smuzhiyun #define ABC	4
154*4882a593Smuzhiyun #define D	5
155*4882a593Smuzhiyun #define DU	6
156*4882a593Smuzhiyun #define X	7
157*4882a593Smuzhiyun #define XA	8
158*4882a593Smuzhiyun #define XB	9
159*4882a593Smuzhiyun #define XCR	11
160*4882a593Smuzhiyun #define XCRB	12
161*4882a593Smuzhiyun #define XCRI	13
162*4882a593Smuzhiyun #define XCRL	16
163*4882a593Smuzhiyun #define XE	14
164*4882a593Smuzhiyun #define XEU	15
165*4882a593Smuzhiyun #define XFLB	10
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static int
record_exception(struct pt_regs * regs,int eflag)168*4882a593Smuzhiyun record_exception(struct pt_regs *regs, int eflag)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	u32 fpscr;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	fpscr = __FPU_FPSCR;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (eflag) {
175*4882a593Smuzhiyun 		fpscr |= FPSCR_FX;
176*4882a593Smuzhiyun 		if (eflag & EFLAG_OVERFLOW)
177*4882a593Smuzhiyun 			fpscr |= FPSCR_OX;
178*4882a593Smuzhiyun 		if (eflag & EFLAG_UNDERFLOW)
179*4882a593Smuzhiyun 			fpscr |= FPSCR_UX;
180*4882a593Smuzhiyun 		if (eflag & EFLAG_DIVZERO)
181*4882a593Smuzhiyun 			fpscr |= FPSCR_ZX;
182*4882a593Smuzhiyun 		if (eflag & EFLAG_INEXACT)
183*4882a593Smuzhiyun 			fpscr |= FPSCR_XX;
184*4882a593Smuzhiyun 		if (eflag & EFLAG_INVALID)
185*4882a593Smuzhiyun 			fpscr |= FPSCR_VX;
186*4882a593Smuzhiyun 		if (eflag & EFLAG_VXSNAN)
187*4882a593Smuzhiyun 			fpscr |= FPSCR_VXSNAN;
188*4882a593Smuzhiyun 		if (eflag & EFLAG_VXISI)
189*4882a593Smuzhiyun 			fpscr |= FPSCR_VXISI;
190*4882a593Smuzhiyun 		if (eflag & EFLAG_VXIDI)
191*4882a593Smuzhiyun 			fpscr |= FPSCR_VXIDI;
192*4882a593Smuzhiyun 		if (eflag & EFLAG_VXZDZ)
193*4882a593Smuzhiyun 			fpscr |= FPSCR_VXZDZ;
194*4882a593Smuzhiyun 		if (eflag & EFLAG_VXIMZ)
195*4882a593Smuzhiyun 			fpscr |= FPSCR_VXIMZ;
196*4882a593Smuzhiyun 		if (eflag & EFLAG_VXVC)
197*4882a593Smuzhiyun 			fpscr |= FPSCR_VXVC;
198*4882a593Smuzhiyun 		if (eflag & EFLAG_VXSOFT)
199*4882a593Smuzhiyun 			fpscr |= FPSCR_VXSOFT;
200*4882a593Smuzhiyun 		if (eflag & EFLAG_VXSQRT)
201*4882a593Smuzhiyun 			fpscr |= FPSCR_VXSQRT;
202*4882a593Smuzhiyun 		if (eflag & EFLAG_VXCVI)
203*4882a593Smuzhiyun 			fpscr |= FPSCR_VXCVI;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun //	fpscr &= ~(FPSCR_VX);
207*4882a593Smuzhiyun 	if (fpscr & (FPSCR_VXSNAN | FPSCR_VXISI | FPSCR_VXIDI |
208*4882a593Smuzhiyun 		     FPSCR_VXZDZ | FPSCR_VXIMZ | FPSCR_VXVC |
209*4882a593Smuzhiyun 		     FPSCR_VXSOFT | FPSCR_VXSQRT | FPSCR_VXCVI))
210*4882a593Smuzhiyun 		fpscr |= FPSCR_VX;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	fpscr &= ~(FPSCR_FEX);
213*4882a593Smuzhiyun 	if (((fpscr & FPSCR_VX) && (fpscr & FPSCR_VE)) ||
214*4882a593Smuzhiyun 	    ((fpscr & FPSCR_OX) && (fpscr & FPSCR_OE)) ||
215*4882a593Smuzhiyun 	    ((fpscr & FPSCR_UX) && (fpscr & FPSCR_UE)) ||
216*4882a593Smuzhiyun 	    ((fpscr & FPSCR_ZX) && (fpscr & FPSCR_ZE)) ||
217*4882a593Smuzhiyun 	    ((fpscr & FPSCR_XX) && (fpscr & FPSCR_XE)))
218*4882a593Smuzhiyun 		fpscr |= FPSCR_FEX;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	__FPU_FPSCR = fpscr;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	return (fpscr & FPSCR_FEX) ? 1 : 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun int
do_mathemu(struct pt_regs * regs)226*4882a593Smuzhiyun do_mathemu(struct pt_regs *regs)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	void *op0 = 0, *op1 = 0, *op2 = 0, *op3 = 0;
229*4882a593Smuzhiyun 	unsigned long pc = regs->nip;
230*4882a593Smuzhiyun 	signed short sdisp;
231*4882a593Smuzhiyun 	u32 insn = 0;
232*4882a593Smuzhiyun 	int idx = 0;
233*4882a593Smuzhiyun 	int (*func)(void *, void *, void *, void *);
234*4882a593Smuzhiyun 	int type = 0;
235*4882a593Smuzhiyun 	int eflag, trap;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (get_user(insn, (u32 *)pc))
238*4882a593Smuzhiyun 		return -EFAULT;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	switch (insn >> 26) {
241*4882a593Smuzhiyun 	case LFS:	func = lfs;	type = D;	break;
242*4882a593Smuzhiyun 	case LFSU:	func = lfs;	type = DU;	break;
243*4882a593Smuzhiyun 	case LFD:	func = lfd;	type = D;	break;
244*4882a593Smuzhiyun 	case LFDU:	func = lfd;	type = DU;	break;
245*4882a593Smuzhiyun 	case STFS:	func = stfs;	type = D;	break;
246*4882a593Smuzhiyun 	case STFSU:	func = stfs;	type = DU;	break;
247*4882a593Smuzhiyun 	case STFD:	func = stfd;	type = D;	break;
248*4882a593Smuzhiyun 	case STFDU:	func = stfd;	type = DU;	break;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	case OP31:
251*4882a593Smuzhiyun 		switch ((insn >> 1) & 0x3ff) {
252*4882a593Smuzhiyun 		case LFSX:	func = lfs;	type = XE;	break;
253*4882a593Smuzhiyun 		case LFSUX:	func = lfs;	type = XEU;	break;
254*4882a593Smuzhiyun 		case LFDX:	func = lfd;	type = XE;	break;
255*4882a593Smuzhiyun 		case LFDUX:	func = lfd;	type = XEU;	break;
256*4882a593Smuzhiyun 		case STFSX:	func = stfs;	type = XE;	break;
257*4882a593Smuzhiyun 		case STFSUX:	func = stfs;	type = XEU;	break;
258*4882a593Smuzhiyun 		case STFDX:	func = stfd;	type = XE;	break;
259*4882a593Smuzhiyun 		case STFDUX:	func = stfd;	type = XEU;	break;
260*4882a593Smuzhiyun 		case STFIWX:	func = stfiwx;	type = XE;	break;
261*4882a593Smuzhiyun 		default:
262*4882a593Smuzhiyun 			goto illegal;
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 		break;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	case OP59:
267*4882a593Smuzhiyun 		switch ((insn >> 1) & 0x1f) {
268*4882a593Smuzhiyun 		case FDIVS:	func = fdivs;	type = AB;	break;
269*4882a593Smuzhiyun 		case FSUBS:	func = fsubs;	type = AB;	break;
270*4882a593Smuzhiyun 		case FADDS:	func = fadds;	type = AB;	break;
271*4882a593Smuzhiyun 		case FSQRTS:	func = fsqrts;	type = XB;	break;
272*4882a593Smuzhiyun 		case FRES:	func = fres;	type = XB;	break;
273*4882a593Smuzhiyun 		case FMULS:	func = fmuls;	type = AC;	break;
274*4882a593Smuzhiyun 		case FRSQRTES:	func = frsqrtes;type = XB;	break;
275*4882a593Smuzhiyun 		case FMSUBS:	func = fmsubs;	type = ABC;	break;
276*4882a593Smuzhiyun 		case FMADDS:	func = fmadds;	type = ABC;	break;
277*4882a593Smuzhiyun 		case FNMSUBS:	func = fnmsubs;	type = ABC;	break;
278*4882a593Smuzhiyun 		case FNMADDS:	func = fnmadds;	type = ABC;	break;
279*4882a593Smuzhiyun 		default:
280*4882a593Smuzhiyun 			goto illegal;
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	case OP63:
285*4882a593Smuzhiyun 		if (insn & 0x20) {
286*4882a593Smuzhiyun 			switch ((insn >> 1) & 0x1f) {
287*4882a593Smuzhiyun 			case FDIV:	func = fdiv;	type = AB;	break;
288*4882a593Smuzhiyun 			case FSUB:	func = fsub;	type = AB;	break;
289*4882a593Smuzhiyun 			case FADD:	func = fadd;	type = AB;	break;
290*4882a593Smuzhiyun 			case FSQRT:	func = fsqrt;	type = XB;	break;
291*4882a593Smuzhiyun 			case FRE:	func = fre;	type = XB;	break;
292*4882a593Smuzhiyun 			case FSEL:	func = fsel;	type = ABC;	break;
293*4882a593Smuzhiyun 			case FMUL:	func = fmul;	type = AC;	break;
294*4882a593Smuzhiyun 			case FRSQRTE:	func = frsqrte;	type = XB;	break;
295*4882a593Smuzhiyun 			case FMSUB:	func = fmsub;	type = ABC;	break;
296*4882a593Smuzhiyun 			case FMADD:	func = fmadd;	type = ABC;	break;
297*4882a593Smuzhiyun 			case FNMSUB:	func = fnmsub;	type = ABC;	break;
298*4882a593Smuzhiyun 			case FNMADD:	func = fnmadd;	type = ABC;	break;
299*4882a593Smuzhiyun 			default:
300*4882a593Smuzhiyun 				goto illegal;
301*4882a593Smuzhiyun 			}
302*4882a593Smuzhiyun 			break;
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		switch ((insn >> 1) & 0x3ff) {
306*4882a593Smuzhiyun 		case FCMPU:	func = fcmpu;	type = XCR;	break;
307*4882a593Smuzhiyun 		case FRSP:	func = frsp;	type = XB;	break;
308*4882a593Smuzhiyun 		case FCTIW:	func = fctiw;	type = XB;	break;
309*4882a593Smuzhiyun 		case FCTIWZ:	func = fctiwz;	type = XB;	break;
310*4882a593Smuzhiyun 		case FCMPO:	func = fcmpo;	type = XCR;	break;
311*4882a593Smuzhiyun 		case MTFSB1:	func = mtfsb1;	type = XCRB;	break;
312*4882a593Smuzhiyun 		case FNEG:	func = fneg;	type = XB;	break;
313*4882a593Smuzhiyun 		case MCRFS:	func = mcrfs;	type = XCRL;	break;
314*4882a593Smuzhiyun 		case MTFSB0:	func = mtfsb0;	type = XCRB;	break;
315*4882a593Smuzhiyun 		case FMR:	func = fmr;	type = XB;	break;
316*4882a593Smuzhiyun 		case MTFSFI:	func = mtfsfi;	type = XCRI;	break;
317*4882a593Smuzhiyun 		case FNABS:	func = fnabs;	type = XB;	break;
318*4882a593Smuzhiyun 		case FABS:	func = fabs;	type = XB;	break;
319*4882a593Smuzhiyun 		case MFFS:	func = mffs;	type = X;	break;
320*4882a593Smuzhiyun 		case MTFSF:	func = mtfsf;	type = XFLB;	break;
321*4882a593Smuzhiyun 		default:
322*4882a593Smuzhiyun 			goto illegal;
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 		break;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	default:
327*4882a593Smuzhiyun 		goto illegal;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	switch (type) {
331*4882a593Smuzhiyun 	case AB:
332*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
333*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 16) & 0x1f);
334*4882a593Smuzhiyun 		op2 = (void *)&current->thread.TS_FPR((insn >> 11) & 0x1f);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	case AC:
338*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
339*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 16) & 0x1f);
340*4882a593Smuzhiyun 		op2 = (void *)&current->thread.TS_FPR((insn >>  6) & 0x1f);
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	case ABC:
344*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
345*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 16) & 0x1f);
346*4882a593Smuzhiyun 		op2 = (void *)&current->thread.TS_FPR((insn >> 11) & 0x1f);
347*4882a593Smuzhiyun 		op3 = (void *)&current->thread.TS_FPR((insn >>  6) & 0x1f);
348*4882a593Smuzhiyun 		break;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	case D:
351*4882a593Smuzhiyun 		idx = (insn >> 16) & 0x1f;
352*4882a593Smuzhiyun 		sdisp = (insn & 0xffff);
353*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
354*4882a593Smuzhiyun 		op1 = (void *)((idx ? regs->gpr[idx] : 0) + sdisp);
355*4882a593Smuzhiyun 		break;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	case DU:
358*4882a593Smuzhiyun 		idx = (insn >> 16) & 0x1f;
359*4882a593Smuzhiyun 		if (!idx)
360*4882a593Smuzhiyun 			goto illegal;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 		sdisp = (insn & 0xffff);
363*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
364*4882a593Smuzhiyun 		op1 = (void *)(regs->gpr[idx] + sdisp);
365*4882a593Smuzhiyun 		break;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	case X:
368*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
369*4882a593Smuzhiyun 		break;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	case XA:
372*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
373*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 16) & 0x1f);
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	case XB:
377*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
378*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 11) & 0x1f);
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	case XE:
382*4882a593Smuzhiyun 		idx = (insn >> 16) & 0x1f;
383*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
384*4882a593Smuzhiyun 		op1 = (void *)((idx ? regs->gpr[idx] : 0)
385*4882a593Smuzhiyun 				+ regs->gpr[(insn >> 11) & 0x1f]);
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	case XEU:
389*4882a593Smuzhiyun 		idx = (insn >> 16) & 0x1f;
390*4882a593Smuzhiyun 		if (!idx)
391*4882a593Smuzhiyun 			goto illegal;
392*4882a593Smuzhiyun 		op0 = (void *)&current->thread.TS_FPR((insn >> 21) & 0x1f);
393*4882a593Smuzhiyun 		op1 = (void *)(regs->gpr[idx]
394*4882a593Smuzhiyun 				+ regs->gpr[(insn >> 11) & 0x1f]);
395*4882a593Smuzhiyun 		break;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	case XCR:
398*4882a593Smuzhiyun 		op0 = (void *)&regs->ccr;
399*4882a593Smuzhiyun 		op1 = (void *)((insn >> 23) & 0x7);
400*4882a593Smuzhiyun 		op2 = (void *)&current->thread.TS_FPR((insn >> 16) & 0x1f);
401*4882a593Smuzhiyun 		op3 = (void *)&current->thread.TS_FPR((insn >> 11) & 0x1f);
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	case XCRL:
405*4882a593Smuzhiyun 		op0 = (void *)&regs->ccr;
406*4882a593Smuzhiyun 		op1 = (void *)((insn >> 23) & 0x7);
407*4882a593Smuzhiyun 		op2 = (void *)((insn >> 18) & 0x7);
408*4882a593Smuzhiyun 		break;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	case XCRB:
411*4882a593Smuzhiyun 		op0 = (void *)((insn >> 21) & 0x1f);
412*4882a593Smuzhiyun 		break;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	case XCRI:
415*4882a593Smuzhiyun 		op0 = (void *)((insn >> 23) & 0x7);
416*4882a593Smuzhiyun 		op1 = (void *)((insn >> 12) & 0xf);
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	case XFLB:
420*4882a593Smuzhiyun 		op0 = (void *)((insn >> 17) & 0xff);
421*4882a593Smuzhiyun 		op1 = (void *)&current->thread.TS_FPR((insn >> 11) & 0x1f);
422*4882a593Smuzhiyun 		break;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	default:
425*4882a593Smuzhiyun 		goto illegal;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/*
429*4882a593Smuzhiyun 	 * If we support a HW FPU, we need to ensure the FP state
430*4882a593Smuzhiyun 	 * is flushed into the thread_struct before attempting
431*4882a593Smuzhiyun 	 * emulation
432*4882a593Smuzhiyun 	 */
433*4882a593Smuzhiyun 	flush_fp_to_thread(current);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	eflag = func(op0, op1, op2, op3);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (insn & 1) {
438*4882a593Smuzhiyun 		regs->ccr &= ~(0x0f000000);
439*4882a593Smuzhiyun 		regs->ccr |= (__FPU_FPSCR >> 4) & 0x0f000000;
440*4882a593Smuzhiyun 	}
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	trap = record_exception(regs, eflag);
443*4882a593Smuzhiyun 	if (trap)
444*4882a593Smuzhiyun 		return 1;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	switch (type) {
447*4882a593Smuzhiyun 	case DU:
448*4882a593Smuzhiyun 	case XEU:
449*4882a593Smuzhiyun 		regs->gpr[idx] = (unsigned long)op1;
450*4882a593Smuzhiyun 		break;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	default:
453*4882a593Smuzhiyun 		break;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	regs->nip += 4;
457*4882a593Smuzhiyun 	return 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun illegal:
460*4882a593Smuzhiyun 	return -ENOSYS;
461*4882a593Smuzhiyun }
462