xref: /OK3568_Linux_fs/kernel/arch/powerpc/kvm/bookehv_interrupts.S (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Varun Sethi <varun.sethi@freescale.com>
7*4882a593Smuzhiyun * Author: Scott Wood <scotwood@freescale.com>
8*4882a593Smuzhiyun * Author: Mihai Caraman <mihai.caraman@freescale.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is derived from arch/powerpc/kvm/booke_interrupts.S
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun#include <asm/ppc_asm.h>
14*4882a593Smuzhiyun#include <asm/kvm_asm.h>
15*4882a593Smuzhiyun#include <asm/reg.h>
16*4882a593Smuzhiyun#include <asm/page.h>
17*4882a593Smuzhiyun#include <asm/asm-compat.h>
18*4882a593Smuzhiyun#include <asm/asm-offsets.h>
19*4882a593Smuzhiyun#include <asm/bitsperlong.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun#ifdef CONFIG_64BIT
22*4882a593Smuzhiyun#include <asm/exception-64e.h>
23*4882a593Smuzhiyun#include <asm/hw_irq.h>
24*4882a593Smuzhiyun#include <asm/irqflags.h>
25*4882a593Smuzhiyun#else
26*4882a593Smuzhiyun#include "../kernel/head_booke.h" /* for THREAD_NORMSAVE() */
27*4882a593Smuzhiyun#endif
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun#define LONGBYTES		(BITS_PER_LONG / 8)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun#define VCPU_GUEST_SPRG(n)	(VCPU_GUEST_SPRGS + (n * LONGBYTES))
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun/* The host stack layout: */
34*4882a593Smuzhiyun#define HOST_R1         0 /* Implied by stwu. */
35*4882a593Smuzhiyun#define HOST_CALLEE_LR  PPC_LR_STKOFF
36*4882a593Smuzhiyun#define HOST_RUN        (HOST_CALLEE_LR + LONGBYTES)
37*4882a593Smuzhiyun/*
38*4882a593Smuzhiyun * r2 is special: it holds 'current', and it made nonvolatile in the
39*4882a593Smuzhiyun * kernel with the -ffixed-r2 gcc option.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun#define HOST_R2         (HOST_RUN + LONGBYTES)
42*4882a593Smuzhiyun#define HOST_CR         (HOST_R2 + LONGBYTES)
43*4882a593Smuzhiyun#define HOST_NV_GPRS    (HOST_CR + LONGBYTES)
44*4882a593Smuzhiyun#define __HOST_NV_GPR(n)  (HOST_NV_GPRS + ((n - 14) * LONGBYTES))
45*4882a593Smuzhiyun#define HOST_NV_GPR(n)  __HOST_NV_GPR(__REG_##n)
46*4882a593Smuzhiyun#define HOST_MIN_STACK_SIZE (HOST_NV_GPR(R31) + LONGBYTES)
47*4882a593Smuzhiyun#define HOST_STACK_SIZE ((HOST_MIN_STACK_SIZE + 15) & ~15) /* Align. */
48*4882a593Smuzhiyun/* LR in caller stack frame. */
49*4882a593Smuzhiyun#define HOST_STACK_LR	(HOST_STACK_SIZE + PPC_LR_STKOFF)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun#define NEED_EMU		0x00000001 /* emulation -- save nv regs */
52*4882a593Smuzhiyun#define NEED_DEAR		0x00000002 /* save faulting DEAR */
53*4882a593Smuzhiyun#define NEED_ESR		0x00000004 /* save faulting ESR */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun/*
56*4882a593Smuzhiyun * On entry:
57*4882a593Smuzhiyun * r4 = vcpu, r5 = srr0, r6 = srr1
58*4882a593Smuzhiyun * saved in vcpu: cr, ctr, r3-r13
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun.macro kvm_handler_common intno, srr0, flags
61*4882a593Smuzhiyun	/* Restore host stack pointer */
62*4882a593Smuzhiyun	PPC_STL	r1, VCPU_GPR(R1)(r4)
63*4882a593Smuzhiyun	PPC_STL	r2, VCPU_GPR(R2)(r4)
64*4882a593Smuzhiyun	PPC_LL	r1, VCPU_HOST_STACK(r4)
65*4882a593Smuzhiyun	PPC_LL	r2, HOST_R2(r1)
66*4882a593Smuzhiyun
67*4882a593SmuzhiyunSTART_BTB_FLUSH_SECTION
68*4882a593Smuzhiyun	BTB_FLUSH(r10)
69*4882a593SmuzhiyunEND_BTB_FLUSH_SECTION
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun	mfspr	r10, SPRN_PID
72*4882a593Smuzhiyun	lwz	r8, VCPU_HOST_PID(r4)
73*4882a593Smuzhiyun	PPC_LL	r11, VCPU_SHARED(r4)
74*4882a593Smuzhiyun	PPC_STL	r14, VCPU_GPR(R14)(r4) /* We need a non-volatile GPR. */
75*4882a593Smuzhiyun	li	r14, \intno
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun	stw	r10, VCPU_GUEST_PID(r4)
78*4882a593Smuzhiyun	mtspr	SPRN_PID, r8
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun#ifdef CONFIG_KVM_EXIT_TIMING
81*4882a593Smuzhiyun	/* save exit time */
82*4882a593Smuzhiyun1:	mfspr	r7, SPRN_TBRU
83*4882a593Smuzhiyun	mfspr	r8, SPRN_TBRL
84*4882a593Smuzhiyun	mfspr	r9, SPRN_TBRU
85*4882a593Smuzhiyun	cmpw	r9, r7
86*4882a593Smuzhiyun	stw	r8, VCPU_TIMING_EXIT_TBL(r4)
87*4882a593Smuzhiyun	bne-	1b
88*4882a593Smuzhiyun	stw	r9, VCPU_TIMING_EXIT_TBU(r4)
89*4882a593Smuzhiyun#endif
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun	oris	r8, r6, MSR_CE@h
92*4882a593Smuzhiyun	PPC_STD(r6, VCPU_SHARED_MSR, r11)
93*4882a593Smuzhiyun	ori	r8, r8, MSR_ME | MSR_RI
94*4882a593Smuzhiyun	PPC_STL	r5, VCPU_PC(r4)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	/*
97*4882a593Smuzhiyun	 * Make sure CE/ME/RI are set (if appropriate for exception type)
98*4882a593Smuzhiyun	 * whether or not the guest had it set.  Since mfmsr/mtmsr are
99*4882a593Smuzhiyun	 * somewhat expensive, skip in the common case where the guest
100*4882a593Smuzhiyun	 * had all these bits set (and thus they're still set if
101*4882a593Smuzhiyun	 * appropriate for the exception type).
102*4882a593Smuzhiyun	 */
103*4882a593Smuzhiyun	cmpw	r6, r8
104*4882a593Smuzhiyun	beq	1f
105*4882a593Smuzhiyun	mfmsr	r7
106*4882a593Smuzhiyun	.if	\srr0 != SPRN_MCSRR0 && \srr0 != SPRN_CSRR0
107*4882a593Smuzhiyun	oris	r7, r7, MSR_CE@h
108*4882a593Smuzhiyun	.endif
109*4882a593Smuzhiyun	.if	\srr0 != SPRN_MCSRR0
110*4882a593Smuzhiyun	ori	r7, r7, MSR_ME | MSR_RI
111*4882a593Smuzhiyun	.endif
112*4882a593Smuzhiyun	mtmsr	r7
113*4882a593Smuzhiyun1:
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	.if	\flags & NEED_EMU
116*4882a593Smuzhiyun	PPC_STL	r15, VCPU_GPR(R15)(r4)
117*4882a593Smuzhiyun	PPC_STL	r16, VCPU_GPR(R16)(r4)
118*4882a593Smuzhiyun	PPC_STL	r17, VCPU_GPR(R17)(r4)
119*4882a593Smuzhiyun	PPC_STL	r18, VCPU_GPR(R18)(r4)
120*4882a593Smuzhiyun	PPC_STL	r19, VCPU_GPR(R19)(r4)
121*4882a593Smuzhiyun	PPC_STL	r20, VCPU_GPR(R20)(r4)
122*4882a593Smuzhiyun	PPC_STL	r21, VCPU_GPR(R21)(r4)
123*4882a593Smuzhiyun	PPC_STL	r22, VCPU_GPR(R22)(r4)
124*4882a593Smuzhiyun	PPC_STL	r23, VCPU_GPR(R23)(r4)
125*4882a593Smuzhiyun	PPC_STL	r24, VCPU_GPR(R24)(r4)
126*4882a593Smuzhiyun	PPC_STL	r25, VCPU_GPR(R25)(r4)
127*4882a593Smuzhiyun	PPC_STL	r26, VCPU_GPR(R26)(r4)
128*4882a593Smuzhiyun	PPC_STL	r27, VCPU_GPR(R27)(r4)
129*4882a593Smuzhiyun	PPC_STL	r28, VCPU_GPR(R28)(r4)
130*4882a593Smuzhiyun	PPC_STL	r29, VCPU_GPR(R29)(r4)
131*4882a593Smuzhiyun	PPC_STL	r30, VCPU_GPR(R30)(r4)
132*4882a593Smuzhiyun	PPC_STL	r31, VCPU_GPR(R31)(r4)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun	/*
135*4882a593Smuzhiyun	 * We don't use external PID support. lwepx faults would need to be
136*4882a593Smuzhiyun	 * handled by KVM and this implies aditional code in DO_KVM (for
137*4882a593Smuzhiyun	 * DTB_MISS, DSI and LRAT) to check ESR[EPID] and EPLC[EGS] which
138*4882a593Smuzhiyun	 * is too intrusive for the host. Get last instuction in
139*4882a593Smuzhiyun	 * kvmppc_get_last_inst().
140*4882a593Smuzhiyun	 */
141*4882a593Smuzhiyun	li	r9, KVM_INST_FETCH_FAILED
142*4882a593Smuzhiyun	stw	r9, VCPU_LAST_INST(r4)
143*4882a593Smuzhiyun	.endif
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun	.if	\flags & NEED_ESR
146*4882a593Smuzhiyun	mfspr	r8, SPRN_ESR
147*4882a593Smuzhiyun	PPC_STL	r8, VCPU_FAULT_ESR(r4)
148*4882a593Smuzhiyun	.endif
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	.if	\flags & NEED_DEAR
151*4882a593Smuzhiyun	mfspr	r9, SPRN_DEAR
152*4882a593Smuzhiyun	PPC_STL	r9, VCPU_FAULT_DEAR(r4)
153*4882a593Smuzhiyun	.endif
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun	b	kvmppc_resume_host
156*4882a593Smuzhiyun.endm
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun#ifdef CONFIG_64BIT
159*4882a593Smuzhiyun/* Exception types */
160*4882a593Smuzhiyun#define EX_GEN			1
161*4882a593Smuzhiyun#define EX_GDBELL		2
162*4882a593Smuzhiyun#define EX_DBG			3
163*4882a593Smuzhiyun#define EX_MC			4
164*4882a593Smuzhiyun#define EX_CRIT			5
165*4882a593Smuzhiyun#define EX_TLB			6
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun/*
168*4882a593Smuzhiyun * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
169*4882a593Smuzhiyun */
170*4882a593Smuzhiyun.macro kvm_handler intno type scratch, paca_ex, ex_r10, ex_r11, srr0, srr1, flags
171*4882a593Smuzhiyun _GLOBAL(kvmppc_handler_\intno\()_\srr1)
172*4882a593Smuzhiyun	mr	r11, r4
173*4882a593Smuzhiyun	/*
174*4882a593Smuzhiyun	 * Get vcpu from Paca: paca->__current.thread->kvm_vcpu
175*4882a593Smuzhiyun	 */
176*4882a593Smuzhiyun	PPC_LL	r4, PACACURRENT(r13)
177*4882a593Smuzhiyun	PPC_LL	r4, (THREAD + THREAD_KVM_VCPU)(r4)
178*4882a593Smuzhiyun	PPC_STL	r10, VCPU_CR(r4)
179*4882a593Smuzhiyun	PPC_STL r11, VCPU_GPR(R4)(r4)
180*4882a593Smuzhiyun	PPC_STL	r5, VCPU_GPR(R5)(r4)
181*4882a593Smuzhiyun	PPC_STL	r6, VCPU_GPR(R6)(r4)
182*4882a593Smuzhiyun	PPC_STL	r8, VCPU_GPR(R8)(r4)
183*4882a593Smuzhiyun	PPC_STL	r9, VCPU_GPR(R9)(r4)
184*4882a593Smuzhiyun	.if \type == EX_TLB
185*4882a593Smuzhiyun	PPC_LL	r5, EX_TLB_R13(r12)
186*4882a593Smuzhiyun	PPC_LL	r6, EX_TLB_R10(r12)
187*4882a593Smuzhiyun	PPC_LL	r8, EX_TLB_R11(r12)
188*4882a593Smuzhiyun	mfspr	r12, \scratch
189*4882a593Smuzhiyun	.else
190*4882a593Smuzhiyun	mfspr	r5, \scratch
191*4882a593Smuzhiyun	PPC_LL	r6, (\paca_ex + \ex_r10)(r13)
192*4882a593Smuzhiyun	PPC_LL	r8, (\paca_ex + \ex_r11)(r13)
193*4882a593Smuzhiyun	.endif
194*4882a593Smuzhiyun	PPC_STL r5, VCPU_GPR(R13)(r4)
195*4882a593Smuzhiyun	PPC_STL r3, VCPU_GPR(R3)(r4)
196*4882a593Smuzhiyun	PPC_STL r7, VCPU_GPR(R7)(r4)
197*4882a593Smuzhiyun	PPC_STL r12, VCPU_GPR(R12)(r4)
198*4882a593Smuzhiyun	PPC_STL r6, VCPU_GPR(R10)(r4)
199*4882a593Smuzhiyun	PPC_STL r8, VCPU_GPR(R11)(r4)
200*4882a593Smuzhiyun	mfctr	r5
201*4882a593Smuzhiyun	PPC_STL	r5, VCPU_CTR(r4)
202*4882a593Smuzhiyun	mfspr	r5, \srr0
203*4882a593Smuzhiyun	mfspr	r6, \srr1
204*4882a593Smuzhiyun	kvm_handler_common \intno, \srr0, \flags
205*4882a593Smuzhiyun.endm
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun#define EX_PARAMS(type) \
208*4882a593Smuzhiyun	EX_##type, \
209*4882a593Smuzhiyun	SPRN_SPRG_##type##_SCRATCH, \
210*4882a593Smuzhiyun	PACA_EX##type, \
211*4882a593Smuzhiyun	EX_R10, \
212*4882a593Smuzhiyun	EX_R11
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun#define EX_PARAMS_TLB \
215*4882a593Smuzhiyun	EX_TLB, \
216*4882a593Smuzhiyun	SPRN_SPRG_GEN_SCRATCH, \
217*4882a593Smuzhiyun	PACA_EXTLB, \
218*4882a593Smuzhiyun	EX_TLB_R10, \
219*4882a593Smuzhiyun	EX_TLB_R11
220*4882a593Smuzhiyun
221*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_CRITICAL, EX_PARAMS(CRIT), \
222*4882a593Smuzhiyun	SPRN_CSRR0, SPRN_CSRR1, 0
223*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_MACHINE_CHECK, EX_PARAMS(MC), \
224*4882a593Smuzhiyun	SPRN_MCSRR0, SPRN_MCSRR1, 0
225*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DATA_STORAGE, EX_PARAMS(GEN), \
226*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1,(NEED_EMU | NEED_DEAR | NEED_ESR)
227*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_INST_STORAGE, EX_PARAMS(GEN), \
228*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, NEED_ESR
229*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_EXTERNAL, EX_PARAMS(GEN), \
230*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
231*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ALIGNMENT, EX_PARAMS(GEN), \
232*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1,(NEED_DEAR | NEED_ESR)
233*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_PROGRAM, EX_PARAMS(GEN), \
234*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_ESR | NEED_EMU)
235*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, EX_PARAMS(GEN), \
236*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
237*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, EX_PARAMS(GEN), \
238*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
239*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DECREMENTER, EX_PARAMS(GEN), \
240*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
241*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_FIT, EX_PARAMS(GEN), \
242*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
243*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_WATCHDOG, EX_PARAMS(CRIT),\
244*4882a593Smuzhiyun	SPRN_CSRR0, SPRN_CSRR1, 0
245*4882a593Smuzhiyun/*
246*4882a593Smuzhiyun * Only bolted TLB miss exception handlers are supported for now
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DTLB_MISS, EX_PARAMS_TLB, \
249*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
250*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ITLB_MISS, EX_PARAMS_TLB, \
251*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
252*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ALTIVEC_UNAVAIL, EX_PARAMS(GEN), \
253*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
254*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ALTIVEC_ASSIST, EX_PARAMS(GEN), \
255*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
256*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, EX_PARAMS(GEN), \
257*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
258*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DOORBELL, EX_PARAMS(GEN), \
259*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
260*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, EX_PARAMS(CRIT), \
261*4882a593Smuzhiyun	SPRN_CSRR0, SPRN_CSRR1, 0
262*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_HV_PRIV, EX_PARAMS(GEN), \
263*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, NEED_EMU
264*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_HV_SYSCALL, EX_PARAMS(GEN), \
265*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, 0
266*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_GUEST_DBELL, EX_PARAMS(GDBELL), \
267*4882a593Smuzhiyun	SPRN_GSRR0, SPRN_GSRR1, 0
268*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, EX_PARAMS(CRIT), \
269*4882a593Smuzhiyun	SPRN_CSRR0, SPRN_CSRR1, 0
270*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(DBG), \
271*4882a593Smuzhiyun	SPRN_DSRR0, SPRN_DSRR1, 0
272*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DEBUG, EX_PARAMS(CRIT), \
273*4882a593Smuzhiyun	SPRN_CSRR0, SPRN_CSRR1, 0
274*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_LRAT_ERROR, EX_PARAMS(GEN), \
275*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
276*4882a593Smuzhiyun#else
277*4882a593Smuzhiyun/*
278*4882a593Smuzhiyun * For input register values, see arch/powerpc/include/asm/kvm_booke_hv_asm.h
279*4882a593Smuzhiyun */
280*4882a593Smuzhiyun.macro kvm_handler intno srr0, srr1, flags
281*4882a593Smuzhiyun_GLOBAL(kvmppc_handler_\intno\()_\srr1)
282*4882a593Smuzhiyun	PPC_LL	r11, THREAD_KVM_VCPU(r10)
283*4882a593Smuzhiyun	PPC_STL r3, VCPU_GPR(R3)(r11)
284*4882a593Smuzhiyun	mfspr	r3, SPRN_SPRG_RSCRATCH0
285*4882a593Smuzhiyun	PPC_STL	r4, VCPU_GPR(R4)(r11)
286*4882a593Smuzhiyun	PPC_LL	r4, THREAD_NORMSAVE(0)(r10)
287*4882a593Smuzhiyun	PPC_STL	r5, VCPU_GPR(R5)(r11)
288*4882a593Smuzhiyun	PPC_STL	r13, VCPU_CR(r11)
289*4882a593Smuzhiyun	mfspr	r5, \srr0
290*4882a593Smuzhiyun	PPC_STL	r3, VCPU_GPR(R10)(r11)
291*4882a593Smuzhiyun	PPC_LL	r3, THREAD_NORMSAVE(2)(r10)
292*4882a593Smuzhiyun	PPC_STL	r6, VCPU_GPR(R6)(r11)
293*4882a593Smuzhiyun	PPC_STL	r4, VCPU_GPR(R11)(r11)
294*4882a593Smuzhiyun	mfspr	r6, \srr1
295*4882a593Smuzhiyun	PPC_STL	r7, VCPU_GPR(R7)(r11)
296*4882a593Smuzhiyun	PPC_STL	r8, VCPU_GPR(R8)(r11)
297*4882a593Smuzhiyun	PPC_STL	r9, VCPU_GPR(R9)(r11)
298*4882a593Smuzhiyun	PPC_STL r3, VCPU_GPR(R13)(r11)
299*4882a593Smuzhiyun	mfctr	r7
300*4882a593Smuzhiyun	PPC_STL	r12, VCPU_GPR(R12)(r11)
301*4882a593Smuzhiyun	PPC_STL	r7, VCPU_CTR(r11)
302*4882a593Smuzhiyun	mr	r4, r11
303*4882a593Smuzhiyun	kvm_handler_common \intno, \srr0, \flags
304*4882a593Smuzhiyun.endm
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun.macro kvm_lvl_handler intno scratch srr0, srr1, flags
307*4882a593Smuzhiyun_GLOBAL(kvmppc_handler_\intno\()_\srr1)
308*4882a593Smuzhiyun	mfspr	r10, SPRN_SPRG_THREAD
309*4882a593Smuzhiyun	PPC_LL	r11, THREAD_KVM_VCPU(r10)
310*4882a593Smuzhiyun	PPC_STL r3, VCPU_GPR(R3)(r11)
311*4882a593Smuzhiyun	mfspr	r3, \scratch
312*4882a593Smuzhiyun	PPC_STL	r4, VCPU_GPR(R4)(r11)
313*4882a593Smuzhiyun	PPC_LL	r4, GPR9(r8)
314*4882a593Smuzhiyun	PPC_STL	r5, VCPU_GPR(R5)(r11)
315*4882a593Smuzhiyun	PPC_STL	r9, VCPU_CR(r11)
316*4882a593Smuzhiyun	mfspr	r5, \srr0
317*4882a593Smuzhiyun	PPC_STL	r3, VCPU_GPR(R8)(r11)
318*4882a593Smuzhiyun	PPC_LL	r3, GPR10(r8)
319*4882a593Smuzhiyun	PPC_STL	r6, VCPU_GPR(R6)(r11)
320*4882a593Smuzhiyun	PPC_STL	r4, VCPU_GPR(R9)(r11)
321*4882a593Smuzhiyun	mfspr	r6, \srr1
322*4882a593Smuzhiyun	PPC_LL	r4, GPR11(r8)
323*4882a593Smuzhiyun	PPC_STL	r7, VCPU_GPR(R7)(r11)
324*4882a593Smuzhiyun	PPC_STL r3, VCPU_GPR(R10)(r11)
325*4882a593Smuzhiyun	mfctr	r7
326*4882a593Smuzhiyun	PPC_STL	r12, VCPU_GPR(R12)(r11)
327*4882a593Smuzhiyun	PPC_STL r13, VCPU_GPR(R13)(r11)
328*4882a593Smuzhiyun	PPC_STL	r4, VCPU_GPR(R11)(r11)
329*4882a593Smuzhiyun	PPC_STL	r7, VCPU_CTR(r11)
330*4882a593Smuzhiyun	mr	r4, r11
331*4882a593Smuzhiyun	kvm_handler_common \intno, \srr0, \flags
332*4882a593Smuzhiyun.endm
333*4882a593Smuzhiyun
334*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_CRITICAL, \
335*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
336*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_MACHINE_CHECK, \
337*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_MC, SPRN_MCSRR0, SPRN_MCSRR1, 0
338*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DATA_STORAGE, \
339*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
340*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_INST_STORAGE, SPRN_SRR0, SPRN_SRR1, NEED_ESR
341*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_EXTERNAL, SPRN_SRR0, SPRN_SRR1, 0
342*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ALIGNMENT, \
343*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_DEAR | NEED_ESR)
344*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_PROGRAM, SPRN_SRR0, SPRN_SRR1, (NEED_ESR | NEED_EMU)
345*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_FP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
346*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
347*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_AP_UNAVAIL, SPRN_SRR0, SPRN_SRR1, 0
348*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DECREMENTER, SPRN_SRR0, SPRN_SRR1, 0
349*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_FIT, SPRN_SRR0, SPRN_SRR1, 0
350*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_WATCHDOG, \
351*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
352*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DTLB_MISS, \
353*4882a593Smuzhiyun	SPRN_SRR0, SPRN_SRR1, (NEED_EMU | NEED_DEAR | NEED_ESR)
354*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_ITLB_MISS, SPRN_SRR0, SPRN_SRR1, 0
355*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_PERFORMANCE_MONITOR, SPRN_SRR0, SPRN_SRR1, 0
356*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_DOORBELL, SPRN_SRR0, SPRN_SRR1, 0
357*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_DOORBELL_CRITICAL, \
358*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
359*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_HV_PRIV, SPRN_SRR0, SPRN_SRR1, NEED_EMU
360*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_HV_SYSCALL, SPRN_SRR0, SPRN_SRR1, 0
361*4882a593Smuzhiyunkvm_handler BOOKE_INTERRUPT_GUEST_DBELL, SPRN_GSRR0, SPRN_GSRR1, 0
362*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_GUEST_DBELL_CRIT, \
363*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
364*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
365*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_CRIT, SPRN_CSRR0, SPRN_CSRR1, 0
366*4882a593Smuzhiyunkvm_lvl_handler BOOKE_INTERRUPT_DEBUG, \
367*4882a593Smuzhiyun	SPRN_SPRG_RSCRATCH_DBG, SPRN_DSRR0, SPRN_DSRR1, 0
368*4882a593Smuzhiyun#endif
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun/* Registers:
371*4882a593Smuzhiyun *  SPRG_SCRATCH0: guest r10
372*4882a593Smuzhiyun *  r4: vcpu pointer
373*4882a593Smuzhiyun *  r11: vcpu->arch.shared
374*4882a593Smuzhiyun *  r14: KVM exit number
375*4882a593Smuzhiyun */
376*4882a593Smuzhiyun_GLOBAL(kvmppc_resume_host)
377*4882a593Smuzhiyun	/* Save remaining volatile guest register state to vcpu. */
378*4882a593Smuzhiyun	mfspr	r3, SPRN_VRSAVE
379*4882a593Smuzhiyun	PPC_STL	r0, VCPU_GPR(R0)(r4)
380*4882a593Smuzhiyun	mflr	r5
381*4882a593Smuzhiyun	mfspr	r6, SPRN_SPRG4
382*4882a593Smuzhiyun	PPC_STL	r5, VCPU_LR(r4)
383*4882a593Smuzhiyun	mfspr	r7, SPRN_SPRG5
384*4882a593Smuzhiyun	stw	r3, VCPU_VRSAVE(r4)
385*4882a593Smuzhiyun#ifdef CONFIG_64BIT
386*4882a593Smuzhiyun	PPC_LL	r3, PACA_SPRG_VDSO(r13)
387*4882a593Smuzhiyun#endif
388*4882a593Smuzhiyun	mfspr	r5, SPRN_SPRG9
389*4882a593Smuzhiyun	PPC_STD(r6, VCPU_SHARED_SPRG4, r11)
390*4882a593Smuzhiyun	mfspr	r8, SPRN_SPRG6
391*4882a593Smuzhiyun	PPC_STD(r7, VCPU_SHARED_SPRG5, r11)
392*4882a593Smuzhiyun	mfspr	r9, SPRN_SPRG7
393*4882a593Smuzhiyun#ifdef CONFIG_64BIT
394*4882a593Smuzhiyun	mtspr	SPRN_SPRG_VDSO_WRITE, r3
395*4882a593Smuzhiyun#endif
396*4882a593Smuzhiyun	PPC_STD(r5, VCPU_SPRG9, r4)
397*4882a593Smuzhiyun	PPC_STD(r8, VCPU_SHARED_SPRG6, r11)
398*4882a593Smuzhiyun	mfxer	r3
399*4882a593Smuzhiyun	PPC_STD(r9, VCPU_SHARED_SPRG7, r11)
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun	/* save guest MAS registers and restore host mas4 & mas6 */
402*4882a593Smuzhiyun	mfspr	r5, SPRN_MAS0
403*4882a593Smuzhiyun	PPC_STL	r3, VCPU_XER(r4)
404*4882a593Smuzhiyun	mfspr	r6, SPRN_MAS1
405*4882a593Smuzhiyun	stw	r5, VCPU_SHARED_MAS0(r11)
406*4882a593Smuzhiyun	mfspr	r7, SPRN_MAS2
407*4882a593Smuzhiyun	stw	r6, VCPU_SHARED_MAS1(r11)
408*4882a593Smuzhiyun	PPC_STD(r7, VCPU_SHARED_MAS2, r11)
409*4882a593Smuzhiyun	mfspr	r5, SPRN_MAS3
410*4882a593Smuzhiyun	mfspr	r6, SPRN_MAS4
411*4882a593Smuzhiyun	stw	r5, VCPU_SHARED_MAS7_3+4(r11)
412*4882a593Smuzhiyun	mfspr	r7, SPRN_MAS6
413*4882a593Smuzhiyun	stw	r6, VCPU_SHARED_MAS4(r11)
414*4882a593Smuzhiyun	mfspr	r5, SPRN_MAS7
415*4882a593Smuzhiyun	lwz	r6, VCPU_HOST_MAS4(r4)
416*4882a593Smuzhiyun	stw	r7, VCPU_SHARED_MAS6(r11)
417*4882a593Smuzhiyun	lwz	r8, VCPU_HOST_MAS6(r4)
418*4882a593Smuzhiyun	mtspr	SPRN_MAS4, r6
419*4882a593Smuzhiyun	stw	r5, VCPU_SHARED_MAS7_3+0(r11)
420*4882a593Smuzhiyun	mtspr	SPRN_MAS6, r8
421*4882a593Smuzhiyun	/* Enable MAS register updates via exception */
422*4882a593Smuzhiyun	mfspr	r3, SPRN_EPCR
423*4882a593Smuzhiyun	rlwinm	r3, r3, 0, ~SPRN_EPCR_DMIUH
424*4882a593Smuzhiyun	mtspr	SPRN_EPCR, r3
425*4882a593Smuzhiyun	isync
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun#ifdef CONFIG_64BIT
428*4882a593Smuzhiyun	/*
429*4882a593Smuzhiyun	 * We enter with interrupts disabled in hardware, but
430*4882a593Smuzhiyun	 * we need to call RECONCILE_IRQ_STATE to ensure
431*4882a593Smuzhiyun	 * that the software state is kept in sync.
432*4882a593Smuzhiyun	 */
433*4882a593Smuzhiyun	RECONCILE_IRQ_STATE(r3,r5)
434*4882a593Smuzhiyun#endif
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun	/* Switch to kernel stack and jump to handler. */
437*4882a593Smuzhiyun	mr	r3, r4
438*4882a593Smuzhiyun	mr	r5, r14 /* intno */
439*4882a593Smuzhiyun	mr	r14, r4 /* Save vcpu pointer. */
440*4882a593Smuzhiyun	mr	r4, r5
441*4882a593Smuzhiyun	bl	kvmppc_handle_exit
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun	/* Restore vcpu pointer and the nonvolatiles we used. */
444*4882a593Smuzhiyun	mr	r4, r14
445*4882a593Smuzhiyun	PPC_LL	r14, VCPU_GPR(R14)(r4)
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun	andi.	r5, r3, RESUME_FLAG_NV
448*4882a593Smuzhiyun	beq	skip_nv_load
449*4882a593Smuzhiyun	PPC_LL	r15, VCPU_GPR(R15)(r4)
450*4882a593Smuzhiyun	PPC_LL	r16, VCPU_GPR(R16)(r4)
451*4882a593Smuzhiyun	PPC_LL	r17, VCPU_GPR(R17)(r4)
452*4882a593Smuzhiyun	PPC_LL	r18, VCPU_GPR(R18)(r4)
453*4882a593Smuzhiyun	PPC_LL	r19, VCPU_GPR(R19)(r4)
454*4882a593Smuzhiyun	PPC_LL	r20, VCPU_GPR(R20)(r4)
455*4882a593Smuzhiyun	PPC_LL	r21, VCPU_GPR(R21)(r4)
456*4882a593Smuzhiyun	PPC_LL	r22, VCPU_GPR(R22)(r4)
457*4882a593Smuzhiyun	PPC_LL	r23, VCPU_GPR(R23)(r4)
458*4882a593Smuzhiyun	PPC_LL	r24, VCPU_GPR(R24)(r4)
459*4882a593Smuzhiyun	PPC_LL	r25, VCPU_GPR(R25)(r4)
460*4882a593Smuzhiyun	PPC_LL	r26, VCPU_GPR(R26)(r4)
461*4882a593Smuzhiyun	PPC_LL	r27, VCPU_GPR(R27)(r4)
462*4882a593Smuzhiyun	PPC_LL	r28, VCPU_GPR(R28)(r4)
463*4882a593Smuzhiyun	PPC_LL	r29, VCPU_GPR(R29)(r4)
464*4882a593Smuzhiyun	PPC_LL	r30, VCPU_GPR(R30)(r4)
465*4882a593Smuzhiyun	PPC_LL	r31, VCPU_GPR(R31)(r4)
466*4882a593Smuzhiyunskip_nv_load:
467*4882a593Smuzhiyun	/* Should we return to the guest? */
468*4882a593Smuzhiyun	andi.	r5, r3, RESUME_FLAG_HOST
469*4882a593Smuzhiyun	beq	lightweight_exit
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun	srawi	r3, r3, 2 /* Shift -ERR back down. */
472*4882a593Smuzhiyun
473*4882a593Smuzhiyunheavyweight_exit:
474*4882a593Smuzhiyun	/* Not returning to guest. */
475*4882a593Smuzhiyun	PPC_LL	r5, HOST_STACK_LR(r1)
476*4882a593Smuzhiyun	lwz	r6, HOST_CR(r1)
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun	/*
479*4882a593Smuzhiyun	 * We already saved guest volatile register state; now save the
480*4882a593Smuzhiyun	 * non-volatiles.
481*4882a593Smuzhiyun	 */
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun	PPC_STL	r15, VCPU_GPR(R15)(r4)
484*4882a593Smuzhiyun	PPC_STL	r16, VCPU_GPR(R16)(r4)
485*4882a593Smuzhiyun	PPC_STL	r17, VCPU_GPR(R17)(r4)
486*4882a593Smuzhiyun	PPC_STL	r18, VCPU_GPR(R18)(r4)
487*4882a593Smuzhiyun	PPC_STL	r19, VCPU_GPR(R19)(r4)
488*4882a593Smuzhiyun	PPC_STL	r20, VCPU_GPR(R20)(r4)
489*4882a593Smuzhiyun	PPC_STL	r21, VCPU_GPR(R21)(r4)
490*4882a593Smuzhiyun	PPC_STL	r22, VCPU_GPR(R22)(r4)
491*4882a593Smuzhiyun	PPC_STL	r23, VCPU_GPR(R23)(r4)
492*4882a593Smuzhiyun	PPC_STL	r24, VCPU_GPR(R24)(r4)
493*4882a593Smuzhiyun	PPC_STL	r25, VCPU_GPR(R25)(r4)
494*4882a593Smuzhiyun	PPC_STL	r26, VCPU_GPR(R26)(r4)
495*4882a593Smuzhiyun	PPC_STL	r27, VCPU_GPR(R27)(r4)
496*4882a593Smuzhiyun	PPC_STL	r28, VCPU_GPR(R28)(r4)
497*4882a593Smuzhiyun	PPC_STL	r29, VCPU_GPR(R29)(r4)
498*4882a593Smuzhiyun	PPC_STL	r30, VCPU_GPR(R30)(r4)
499*4882a593Smuzhiyun	PPC_STL	r31, VCPU_GPR(R31)(r4)
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun	/* Load host non-volatile register state from host stack. */
502*4882a593Smuzhiyun	PPC_LL	r14, HOST_NV_GPR(R14)(r1)
503*4882a593Smuzhiyun	PPC_LL	r15, HOST_NV_GPR(R15)(r1)
504*4882a593Smuzhiyun	PPC_LL	r16, HOST_NV_GPR(R16)(r1)
505*4882a593Smuzhiyun	PPC_LL	r17, HOST_NV_GPR(R17)(r1)
506*4882a593Smuzhiyun	PPC_LL	r18, HOST_NV_GPR(R18)(r1)
507*4882a593Smuzhiyun	PPC_LL	r19, HOST_NV_GPR(R19)(r1)
508*4882a593Smuzhiyun	PPC_LL	r20, HOST_NV_GPR(R20)(r1)
509*4882a593Smuzhiyun	PPC_LL	r21, HOST_NV_GPR(R21)(r1)
510*4882a593Smuzhiyun	PPC_LL	r22, HOST_NV_GPR(R22)(r1)
511*4882a593Smuzhiyun	PPC_LL	r23, HOST_NV_GPR(R23)(r1)
512*4882a593Smuzhiyun	PPC_LL	r24, HOST_NV_GPR(R24)(r1)
513*4882a593Smuzhiyun	PPC_LL	r25, HOST_NV_GPR(R25)(r1)
514*4882a593Smuzhiyun	PPC_LL	r26, HOST_NV_GPR(R26)(r1)
515*4882a593Smuzhiyun	PPC_LL	r27, HOST_NV_GPR(R27)(r1)
516*4882a593Smuzhiyun	PPC_LL	r28, HOST_NV_GPR(R28)(r1)
517*4882a593Smuzhiyun	PPC_LL	r29, HOST_NV_GPR(R29)(r1)
518*4882a593Smuzhiyun	PPC_LL	r30, HOST_NV_GPR(R30)(r1)
519*4882a593Smuzhiyun	PPC_LL	r31, HOST_NV_GPR(R31)(r1)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun	/* Return to kvm_vcpu_run(). */
522*4882a593Smuzhiyun	mtlr	r5
523*4882a593Smuzhiyun	mtcr	r6
524*4882a593Smuzhiyun	addi	r1, r1, HOST_STACK_SIZE
525*4882a593Smuzhiyun	/* r3 still contains the return code from kvmppc_handle_exit(). */
526*4882a593Smuzhiyun	blr
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun/* Registers:
529*4882a593Smuzhiyun *  r3: vcpu pointer
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun_GLOBAL(__kvmppc_vcpu_run)
532*4882a593Smuzhiyun	stwu	r1, -HOST_STACK_SIZE(r1)
533*4882a593Smuzhiyun	PPC_STL	r1, VCPU_HOST_STACK(r3)	/* Save stack pointer to vcpu. */
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun	/* Save host state to stack. */
536*4882a593Smuzhiyun	mr	r4, r3
537*4882a593Smuzhiyun	mflr	r3
538*4882a593Smuzhiyun	mfcr	r5
539*4882a593Smuzhiyun	PPC_STL	r3, HOST_STACK_LR(r1)
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun	stw	r5, HOST_CR(r1)
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun	/* Save host non-volatile register state to stack. */
544*4882a593Smuzhiyun	PPC_STL	r14, HOST_NV_GPR(R14)(r1)
545*4882a593Smuzhiyun	PPC_STL	r15, HOST_NV_GPR(R15)(r1)
546*4882a593Smuzhiyun	PPC_STL	r16, HOST_NV_GPR(R16)(r1)
547*4882a593Smuzhiyun	PPC_STL	r17, HOST_NV_GPR(R17)(r1)
548*4882a593Smuzhiyun	PPC_STL	r18, HOST_NV_GPR(R18)(r1)
549*4882a593Smuzhiyun	PPC_STL	r19, HOST_NV_GPR(R19)(r1)
550*4882a593Smuzhiyun	PPC_STL	r20, HOST_NV_GPR(R20)(r1)
551*4882a593Smuzhiyun	PPC_STL	r21, HOST_NV_GPR(R21)(r1)
552*4882a593Smuzhiyun	PPC_STL	r22, HOST_NV_GPR(R22)(r1)
553*4882a593Smuzhiyun	PPC_STL	r23, HOST_NV_GPR(R23)(r1)
554*4882a593Smuzhiyun	PPC_STL	r24, HOST_NV_GPR(R24)(r1)
555*4882a593Smuzhiyun	PPC_STL	r25, HOST_NV_GPR(R25)(r1)
556*4882a593Smuzhiyun	PPC_STL	r26, HOST_NV_GPR(R26)(r1)
557*4882a593Smuzhiyun	PPC_STL	r27, HOST_NV_GPR(R27)(r1)
558*4882a593Smuzhiyun	PPC_STL	r28, HOST_NV_GPR(R28)(r1)
559*4882a593Smuzhiyun	PPC_STL	r29, HOST_NV_GPR(R29)(r1)
560*4882a593Smuzhiyun	PPC_STL	r30, HOST_NV_GPR(R30)(r1)
561*4882a593Smuzhiyun	PPC_STL	r31, HOST_NV_GPR(R31)(r1)
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun	/* Load guest non-volatiles. */
564*4882a593Smuzhiyun	PPC_LL	r14, VCPU_GPR(R14)(r4)
565*4882a593Smuzhiyun	PPC_LL	r15, VCPU_GPR(R15)(r4)
566*4882a593Smuzhiyun	PPC_LL	r16, VCPU_GPR(R16)(r4)
567*4882a593Smuzhiyun	PPC_LL	r17, VCPU_GPR(R17)(r4)
568*4882a593Smuzhiyun	PPC_LL	r18, VCPU_GPR(R18)(r4)
569*4882a593Smuzhiyun	PPC_LL	r19, VCPU_GPR(R19)(r4)
570*4882a593Smuzhiyun	PPC_LL	r20, VCPU_GPR(R20)(r4)
571*4882a593Smuzhiyun	PPC_LL	r21, VCPU_GPR(R21)(r4)
572*4882a593Smuzhiyun	PPC_LL	r22, VCPU_GPR(R22)(r4)
573*4882a593Smuzhiyun	PPC_LL	r23, VCPU_GPR(R23)(r4)
574*4882a593Smuzhiyun	PPC_LL	r24, VCPU_GPR(R24)(r4)
575*4882a593Smuzhiyun	PPC_LL	r25, VCPU_GPR(R25)(r4)
576*4882a593Smuzhiyun	PPC_LL	r26, VCPU_GPR(R26)(r4)
577*4882a593Smuzhiyun	PPC_LL	r27, VCPU_GPR(R27)(r4)
578*4882a593Smuzhiyun	PPC_LL	r28, VCPU_GPR(R28)(r4)
579*4882a593Smuzhiyun	PPC_LL	r29, VCPU_GPR(R29)(r4)
580*4882a593Smuzhiyun	PPC_LL	r30, VCPU_GPR(R30)(r4)
581*4882a593Smuzhiyun	PPC_LL	r31, VCPU_GPR(R31)(r4)
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun
584*4882a593Smuzhiyunlightweight_exit:
585*4882a593Smuzhiyun	PPC_STL	r2, HOST_R2(r1)
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun	mfspr	r3, SPRN_PID
588*4882a593Smuzhiyun	stw	r3, VCPU_HOST_PID(r4)
589*4882a593Smuzhiyun	lwz	r3, VCPU_GUEST_PID(r4)
590*4882a593Smuzhiyun	mtspr	SPRN_PID, r3
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun	PPC_LL	r11, VCPU_SHARED(r4)
593*4882a593Smuzhiyun	/* Disable MAS register updates via exception */
594*4882a593Smuzhiyun	mfspr	r3, SPRN_EPCR
595*4882a593Smuzhiyun	oris	r3, r3, SPRN_EPCR_DMIUH@h
596*4882a593Smuzhiyun	mtspr	SPRN_EPCR, r3
597*4882a593Smuzhiyun	isync
598*4882a593Smuzhiyun	/* Save host mas4 and mas6 and load guest MAS registers */
599*4882a593Smuzhiyun	mfspr	r3, SPRN_MAS4
600*4882a593Smuzhiyun	stw	r3, VCPU_HOST_MAS4(r4)
601*4882a593Smuzhiyun	mfspr	r3, SPRN_MAS6
602*4882a593Smuzhiyun	stw	r3, VCPU_HOST_MAS6(r4)
603*4882a593Smuzhiyun	lwz	r3, VCPU_SHARED_MAS0(r11)
604*4882a593Smuzhiyun	lwz	r5, VCPU_SHARED_MAS1(r11)
605*4882a593Smuzhiyun	PPC_LD(r6, VCPU_SHARED_MAS2, r11)
606*4882a593Smuzhiyun	lwz	r7, VCPU_SHARED_MAS7_3+4(r11)
607*4882a593Smuzhiyun	lwz	r8, VCPU_SHARED_MAS4(r11)
608*4882a593Smuzhiyun	mtspr	SPRN_MAS0, r3
609*4882a593Smuzhiyun	mtspr	SPRN_MAS1, r5
610*4882a593Smuzhiyun	mtspr	SPRN_MAS2, r6
611*4882a593Smuzhiyun	mtspr	SPRN_MAS3, r7
612*4882a593Smuzhiyun	mtspr	SPRN_MAS4, r8
613*4882a593Smuzhiyun	lwz	r3, VCPU_SHARED_MAS6(r11)
614*4882a593Smuzhiyun	lwz	r5, VCPU_SHARED_MAS7_3+0(r11)
615*4882a593Smuzhiyun	mtspr	SPRN_MAS6, r3
616*4882a593Smuzhiyun	mtspr	SPRN_MAS7, r5
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun	/*
619*4882a593Smuzhiyun	 * Host interrupt handlers may have clobbered these guest-readable
620*4882a593Smuzhiyun	 * SPRGs, so we need to reload them here with the guest's values.
621*4882a593Smuzhiyun	 */
622*4882a593Smuzhiyun	lwz	r3, VCPU_VRSAVE(r4)
623*4882a593Smuzhiyun	PPC_LD(r5, VCPU_SHARED_SPRG4, r11)
624*4882a593Smuzhiyun	mtspr	SPRN_VRSAVE, r3
625*4882a593Smuzhiyun	PPC_LD(r6, VCPU_SHARED_SPRG5, r11)
626*4882a593Smuzhiyun	mtspr	SPRN_SPRG4W, r5
627*4882a593Smuzhiyun	PPC_LD(r7, VCPU_SHARED_SPRG6, r11)
628*4882a593Smuzhiyun	mtspr	SPRN_SPRG5W, r6
629*4882a593Smuzhiyun	PPC_LD(r8, VCPU_SHARED_SPRG7, r11)
630*4882a593Smuzhiyun	mtspr	SPRN_SPRG6W, r7
631*4882a593Smuzhiyun	PPC_LD(r5, VCPU_SPRG9, r4)
632*4882a593Smuzhiyun	mtspr	SPRN_SPRG7W, r8
633*4882a593Smuzhiyun	mtspr	SPRN_SPRG9, r5
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun	/* Load some guest volatiles. */
636*4882a593Smuzhiyun	PPC_LL	r3, VCPU_LR(r4)
637*4882a593Smuzhiyun	PPC_LL	r5, VCPU_XER(r4)
638*4882a593Smuzhiyun	PPC_LL	r6, VCPU_CTR(r4)
639*4882a593Smuzhiyun	PPC_LL	r7, VCPU_CR(r4)
640*4882a593Smuzhiyun	PPC_LL	r8, VCPU_PC(r4)
641*4882a593Smuzhiyun	PPC_LD(r9, VCPU_SHARED_MSR, r11)
642*4882a593Smuzhiyun	PPC_LL	r0, VCPU_GPR(R0)(r4)
643*4882a593Smuzhiyun	PPC_LL	r1, VCPU_GPR(R1)(r4)
644*4882a593Smuzhiyun	PPC_LL	r2, VCPU_GPR(R2)(r4)
645*4882a593Smuzhiyun	PPC_LL	r10, VCPU_GPR(R10)(r4)
646*4882a593Smuzhiyun	PPC_LL	r11, VCPU_GPR(R11)(r4)
647*4882a593Smuzhiyun	PPC_LL	r12, VCPU_GPR(R12)(r4)
648*4882a593Smuzhiyun	PPC_LL	r13, VCPU_GPR(R13)(r4)
649*4882a593Smuzhiyun	mtlr	r3
650*4882a593Smuzhiyun	mtxer	r5
651*4882a593Smuzhiyun	mtctr	r6
652*4882a593Smuzhiyun	mtsrr0	r8
653*4882a593Smuzhiyun	mtsrr1	r9
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun#ifdef CONFIG_KVM_EXIT_TIMING
656*4882a593Smuzhiyun	/* save enter time */
657*4882a593Smuzhiyun1:
658*4882a593Smuzhiyun	mfspr	r6, SPRN_TBRU
659*4882a593Smuzhiyun	mfspr	r9, SPRN_TBRL
660*4882a593Smuzhiyun	mfspr	r8, SPRN_TBRU
661*4882a593Smuzhiyun	cmpw	r8, r6
662*4882a593Smuzhiyun	stw	r9, VCPU_TIMING_LAST_ENTER_TBL(r4)
663*4882a593Smuzhiyun	bne	1b
664*4882a593Smuzhiyun	stw	r8, VCPU_TIMING_LAST_ENTER_TBU(r4)
665*4882a593Smuzhiyun#endif
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun	/*
668*4882a593Smuzhiyun	 * Don't execute any instruction which can change CR after
669*4882a593Smuzhiyun	 * below instruction.
670*4882a593Smuzhiyun	 */
671*4882a593Smuzhiyun	mtcr	r7
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun	/* Finish loading guest volatiles and jump to guest. */
674*4882a593Smuzhiyun	PPC_LL	r5, VCPU_GPR(R5)(r4)
675*4882a593Smuzhiyun	PPC_LL	r6, VCPU_GPR(R6)(r4)
676*4882a593Smuzhiyun	PPC_LL	r7, VCPU_GPR(R7)(r4)
677*4882a593Smuzhiyun	PPC_LL	r8, VCPU_GPR(R8)(r4)
678*4882a593Smuzhiyun	PPC_LL	r9, VCPU_GPR(R9)(r4)
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun	PPC_LL	r3, VCPU_GPR(R3)(r4)
681*4882a593Smuzhiyun	PPC_LL	r4, VCPU_GPR(R4)(r4)
682*4882a593Smuzhiyun	rfi
683