1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ WITH Linux-syscall-note */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * ELF register definitions.. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or 6*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License 7*4882a593Smuzhiyun * as published by the Free Software Foundation; either version 8*4882a593Smuzhiyun * 2 of the License, or (at your option) any later version. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef _UAPI_ASM_POWERPC_ELF_H 11*4882a593Smuzhiyun #define _UAPI_ASM_POWERPC_ELF_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <linux/types.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <asm/ptrace.h> 17*4882a593Smuzhiyun #include <asm/cputable.h> 18*4882a593Smuzhiyun #include <asm/auxvec.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* PowerPC relocations defined by the ABIs */ 21*4882a593Smuzhiyun #define R_PPC_NONE 0 22*4882a593Smuzhiyun #define R_PPC_ADDR32 1 /* 32bit absolute address */ 23*4882a593Smuzhiyun #define R_PPC_ADDR24 2 /* 26bit address, 2 bits ignored. */ 24*4882a593Smuzhiyun #define R_PPC_ADDR16 3 /* 16bit absolute address */ 25*4882a593Smuzhiyun #define R_PPC_ADDR16_LO 4 /* lower 16bit of absolute address */ 26*4882a593Smuzhiyun #define R_PPC_ADDR16_HI 5 /* high 16bit of absolute address */ 27*4882a593Smuzhiyun #define R_PPC_ADDR16_HA 6 /* adjusted high 16bit */ 28*4882a593Smuzhiyun #define R_PPC_ADDR14 7 /* 16bit address, 2 bits ignored */ 29*4882a593Smuzhiyun #define R_PPC_ADDR14_BRTAKEN 8 30*4882a593Smuzhiyun #define R_PPC_ADDR14_BRNTAKEN 9 31*4882a593Smuzhiyun #define R_PPC_REL24 10 /* PC relative 26 bit */ 32*4882a593Smuzhiyun #define R_PPC_REL14 11 /* PC relative 16 bit */ 33*4882a593Smuzhiyun #define R_PPC_REL14_BRTAKEN 12 34*4882a593Smuzhiyun #define R_PPC_REL14_BRNTAKEN 13 35*4882a593Smuzhiyun #define R_PPC_GOT16 14 36*4882a593Smuzhiyun #define R_PPC_GOT16_LO 15 37*4882a593Smuzhiyun #define R_PPC_GOT16_HI 16 38*4882a593Smuzhiyun #define R_PPC_GOT16_HA 17 39*4882a593Smuzhiyun #define R_PPC_PLTREL24 18 40*4882a593Smuzhiyun #define R_PPC_COPY 19 41*4882a593Smuzhiyun #define R_PPC_GLOB_DAT 20 42*4882a593Smuzhiyun #define R_PPC_JMP_SLOT 21 43*4882a593Smuzhiyun #define R_PPC_RELATIVE 22 44*4882a593Smuzhiyun #define R_PPC_LOCAL24PC 23 45*4882a593Smuzhiyun #define R_PPC_UADDR32 24 46*4882a593Smuzhiyun #define R_PPC_UADDR16 25 47*4882a593Smuzhiyun #define R_PPC_REL32 26 48*4882a593Smuzhiyun #define R_PPC_PLT32 27 49*4882a593Smuzhiyun #define R_PPC_PLTREL32 28 50*4882a593Smuzhiyun #define R_PPC_PLT16_LO 29 51*4882a593Smuzhiyun #define R_PPC_PLT16_HI 30 52*4882a593Smuzhiyun #define R_PPC_PLT16_HA 31 53*4882a593Smuzhiyun #define R_PPC_SDAREL16 32 54*4882a593Smuzhiyun #define R_PPC_SECTOFF 33 55*4882a593Smuzhiyun #define R_PPC_SECTOFF_LO 34 56*4882a593Smuzhiyun #define R_PPC_SECTOFF_HI 35 57*4882a593Smuzhiyun #define R_PPC_SECTOFF_HA 36 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun /* PowerPC relocations defined for the TLS access ABI. */ 60*4882a593Smuzhiyun #define R_PPC_TLS 67 /* none (sym+add)@tls */ 61*4882a593Smuzhiyun #define R_PPC_DTPMOD32 68 /* word32 (sym+add)@dtpmod */ 62*4882a593Smuzhiyun #define R_PPC_TPREL16 69 /* half16* (sym+add)@tprel */ 63*4882a593Smuzhiyun #define R_PPC_TPREL16_LO 70 /* half16 (sym+add)@tprel@l */ 64*4882a593Smuzhiyun #define R_PPC_TPREL16_HI 71 /* half16 (sym+add)@tprel@h */ 65*4882a593Smuzhiyun #define R_PPC_TPREL16_HA 72 /* half16 (sym+add)@tprel@ha */ 66*4882a593Smuzhiyun #define R_PPC_TPREL32 73 /* word32 (sym+add)@tprel */ 67*4882a593Smuzhiyun #define R_PPC_DTPREL16 74 /* half16* (sym+add)@dtprel */ 68*4882a593Smuzhiyun #define R_PPC_DTPREL16_LO 75 /* half16 (sym+add)@dtprel@l */ 69*4882a593Smuzhiyun #define R_PPC_DTPREL16_HI 76 /* half16 (sym+add)@dtprel@h */ 70*4882a593Smuzhiyun #define R_PPC_DTPREL16_HA 77 /* half16 (sym+add)@dtprel@ha */ 71*4882a593Smuzhiyun #define R_PPC_DTPREL32 78 /* word32 (sym+add)@dtprel */ 72*4882a593Smuzhiyun #define R_PPC_GOT_TLSGD16 79 /* half16* (sym+add)@got@tlsgd */ 73*4882a593Smuzhiyun #define R_PPC_GOT_TLSGD16_LO 80 /* half16 (sym+add)@got@tlsgd@l */ 74*4882a593Smuzhiyun #define R_PPC_GOT_TLSGD16_HI 81 /* half16 (sym+add)@got@tlsgd@h */ 75*4882a593Smuzhiyun #define R_PPC_GOT_TLSGD16_HA 82 /* half16 (sym+add)@got@tlsgd@ha */ 76*4882a593Smuzhiyun #define R_PPC_GOT_TLSLD16 83 /* half16* (sym+add)@got@tlsld */ 77*4882a593Smuzhiyun #define R_PPC_GOT_TLSLD16_LO 84 /* half16 (sym+add)@got@tlsld@l */ 78*4882a593Smuzhiyun #define R_PPC_GOT_TLSLD16_HI 85 /* half16 (sym+add)@got@tlsld@h */ 79*4882a593Smuzhiyun #define R_PPC_GOT_TLSLD16_HA 86 /* half16 (sym+add)@got@tlsld@ha */ 80*4882a593Smuzhiyun #define R_PPC_GOT_TPREL16 87 /* half16* (sym+add)@got@tprel */ 81*4882a593Smuzhiyun #define R_PPC_GOT_TPREL16_LO 88 /* half16 (sym+add)@got@tprel@l */ 82*4882a593Smuzhiyun #define R_PPC_GOT_TPREL16_HI 89 /* half16 (sym+add)@got@tprel@h */ 83*4882a593Smuzhiyun #define R_PPC_GOT_TPREL16_HA 90 /* half16 (sym+add)@got@tprel@ha */ 84*4882a593Smuzhiyun #define R_PPC_GOT_DTPREL16 91 /* half16* (sym+add)@got@dtprel */ 85*4882a593Smuzhiyun #define R_PPC_GOT_DTPREL16_LO 92 /* half16* (sym+add)@got@dtprel@l */ 86*4882a593Smuzhiyun #define R_PPC_GOT_DTPREL16_HI 93 /* half16* (sym+add)@got@dtprel@h */ 87*4882a593Smuzhiyun #define R_PPC_GOT_DTPREL16_HA 94 /* half16* (sym+add)@got@dtprel@ha */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* keep this the last entry. */ 90*4882a593Smuzhiyun #define R_PPC_NUM 95 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define ELF_NGREG 48 /* includes nip, msr, lr, etc. */ 94*4882a593Smuzhiyun #define ELF_NFPREG 33 /* includes fpscr */ 95*4882a593Smuzhiyun #define ELF_NVMX 34 /* includes all vector registers */ 96*4882a593Smuzhiyun #define ELF_NVSX 32 /* includes all VSX registers */ 97*4882a593Smuzhiyun #define ELF_NTMSPRREG 3 /* include tfhar, tfiar, texasr */ 98*4882a593Smuzhiyun #define ELF_NEBB 3 /* includes ebbrr, ebbhr, bescr */ 99*4882a593Smuzhiyun #define ELF_NPMU 5 /* includes siar, sdar, sier, mmcr2, mmcr0 */ 100*4882a593Smuzhiyun #define ELF_NPKEY 3 /* includes amr, iamr, uamor */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun typedef unsigned long elf_greg_t64; 103*4882a593Smuzhiyun typedef elf_greg_t64 elf_gregset_t64[ELF_NGREG]; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun typedef unsigned int elf_greg_t32; 106*4882a593Smuzhiyun typedef elf_greg_t32 elf_gregset_t32[ELF_NGREG]; 107*4882a593Smuzhiyun typedef elf_gregset_t32 compat_elf_gregset_t; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun /* 110*4882a593Smuzhiyun * ELF_ARCH, CLASS, and DATA are used to set parameters in the core dumps. 111*4882a593Smuzhiyun */ 112*4882a593Smuzhiyun #ifdef __powerpc64__ 113*4882a593Smuzhiyun # define ELF_NVRREG32 33 /* includes vscr & vrsave stuffed together */ 114*4882a593Smuzhiyun # define ELF_NVRREG 34 /* includes vscr & vrsave in split vectors */ 115*4882a593Smuzhiyun # define ELF_NVSRHALFREG 32 /* Half the vsx registers */ 116*4882a593Smuzhiyun # define ELF_GREG_TYPE elf_greg_t64 117*4882a593Smuzhiyun # define ELF_ARCH EM_PPC64 118*4882a593Smuzhiyun # define ELF_CLASS ELFCLASS64 119*4882a593Smuzhiyun typedef elf_greg_t64 elf_greg_t; 120*4882a593Smuzhiyun typedef elf_gregset_t64 elf_gregset_t; 121*4882a593Smuzhiyun #else 122*4882a593Smuzhiyun # define ELF_NEVRREG 34 /* includes acc (as 2) */ 123*4882a593Smuzhiyun # define ELF_NVRREG 33 /* includes vscr */ 124*4882a593Smuzhiyun # define ELF_GREG_TYPE elf_greg_t32 125*4882a593Smuzhiyun # define ELF_ARCH EM_PPC 126*4882a593Smuzhiyun # define ELF_CLASS ELFCLASS32 127*4882a593Smuzhiyun typedef elf_greg_t32 elf_greg_t; 128*4882a593Smuzhiyun typedef elf_gregset_t32 elf_gregset_t; 129*4882a593Smuzhiyun #endif /* __powerpc64__ */ 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #ifdef __BIG_ENDIAN__ 132*4882a593Smuzhiyun #define ELF_DATA ELFDATA2MSB 133*4882a593Smuzhiyun #else 134*4882a593Smuzhiyun #define ELF_DATA ELFDATA2LSB 135*4882a593Smuzhiyun #endif 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun /* Floating point registers */ 138*4882a593Smuzhiyun typedef double elf_fpreg_t; 139*4882a593Smuzhiyun typedef elf_fpreg_t elf_fpregset_t[ELF_NFPREG]; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun /* Altivec registers */ 142*4882a593Smuzhiyun /* 143*4882a593Smuzhiyun * The entries with indexes 0-31 contain the corresponding vector registers. 144*4882a593Smuzhiyun * The entry with index 32 contains the vscr as the last word (offset 12) 145*4882a593Smuzhiyun * within the quadword. This allows the vscr to be stored as either a 146*4882a593Smuzhiyun * quadword (since it must be copied via a vector register to/from storage) 147*4882a593Smuzhiyun * or as a word. 148*4882a593Smuzhiyun * 149*4882a593Smuzhiyun * 64-bit kernel notes: The entry at index 33 contains the vrsave as the first 150*4882a593Smuzhiyun * word (offset 0) within the quadword. 151*4882a593Smuzhiyun * 152*4882a593Smuzhiyun * This definition of the VMX state is compatible with the current PPC32 153*4882a593Smuzhiyun * ptrace interface. This allows signal handling and ptrace to use the same 154*4882a593Smuzhiyun * structures. This also simplifies the implementation of a bi-arch 155*4882a593Smuzhiyun * (combined (32- and 64-bit) gdb. 156*4882a593Smuzhiyun * 157*4882a593Smuzhiyun * Note that it's _not_ compatible with 32 bits ucontext which stuffs the 158*4882a593Smuzhiyun * vrsave along with vscr and so only uses 33 vectors for the register set 159*4882a593Smuzhiyun */ 160*4882a593Smuzhiyun typedef __vector128 elf_vrreg_t; 161*4882a593Smuzhiyun typedef elf_vrreg_t elf_vrregset_t[ELF_NVRREG]; 162*4882a593Smuzhiyun #ifdef __powerpc64__ 163*4882a593Smuzhiyun typedef elf_vrreg_t elf_vrregset_t32[ELF_NVRREG32]; 164*4882a593Smuzhiyun typedef elf_fpreg_t elf_vsrreghalf_t32[ELF_NVSRHALFREG]; 165*4882a593Smuzhiyun #endif 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* PowerPC64 relocations defined by the ABIs */ 168*4882a593Smuzhiyun #define R_PPC64_NONE R_PPC_NONE 169*4882a593Smuzhiyun #define R_PPC64_ADDR32 R_PPC_ADDR32 /* 32bit absolute address. */ 170*4882a593Smuzhiyun #define R_PPC64_ADDR24 R_PPC_ADDR24 /* 26bit address, word aligned. */ 171*4882a593Smuzhiyun #define R_PPC64_ADDR16 R_PPC_ADDR16 /* 16bit absolute address. */ 172*4882a593Smuzhiyun #define R_PPC64_ADDR16_LO R_PPC_ADDR16_LO /* lower 16bits of abs. address. */ 173*4882a593Smuzhiyun #define R_PPC64_ADDR16_HI R_PPC_ADDR16_HI /* high 16bits of abs. address. */ 174*4882a593Smuzhiyun #define R_PPC64_ADDR16_HA R_PPC_ADDR16_HA /* adjusted high 16bits. */ 175*4882a593Smuzhiyun #define R_PPC64_ADDR14 R_PPC_ADDR14 /* 16bit address, word aligned. */ 176*4882a593Smuzhiyun #define R_PPC64_ADDR14_BRTAKEN R_PPC_ADDR14_BRTAKEN 177*4882a593Smuzhiyun #define R_PPC64_ADDR14_BRNTAKEN R_PPC_ADDR14_BRNTAKEN 178*4882a593Smuzhiyun #define R_PPC64_REL24 R_PPC_REL24 /* PC relative 26 bit, word aligned. */ 179*4882a593Smuzhiyun #define R_PPC64_REL14 R_PPC_REL14 /* PC relative 16 bit. */ 180*4882a593Smuzhiyun #define R_PPC64_REL14_BRTAKEN R_PPC_REL14_BRTAKEN 181*4882a593Smuzhiyun #define R_PPC64_REL14_BRNTAKEN R_PPC_REL14_BRNTAKEN 182*4882a593Smuzhiyun #define R_PPC64_GOT16 R_PPC_GOT16 183*4882a593Smuzhiyun #define R_PPC64_GOT16_LO R_PPC_GOT16_LO 184*4882a593Smuzhiyun #define R_PPC64_GOT16_HI R_PPC_GOT16_HI 185*4882a593Smuzhiyun #define R_PPC64_GOT16_HA R_PPC_GOT16_HA 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define R_PPC64_COPY R_PPC_COPY 188*4882a593Smuzhiyun #define R_PPC64_GLOB_DAT R_PPC_GLOB_DAT 189*4882a593Smuzhiyun #define R_PPC64_JMP_SLOT R_PPC_JMP_SLOT 190*4882a593Smuzhiyun #define R_PPC64_RELATIVE R_PPC_RELATIVE 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define R_PPC64_UADDR32 R_PPC_UADDR32 193*4882a593Smuzhiyun #define R_PPC64_UADDR16 R_PPC_UADDR16 194*4882a593Smuzhiyun #define R_PPC64_REL32 R_PPC_REL32 195*4882a593Smuzhiyun #define R_PPC64_PLT32 R_PPC_PLT32 196*4882a593Smuzhiyun #define R_PPC64_PLTREL32 R_PPC_PLTREL32 197*4882a593Smuzhiyun #define R_PPC64_PLT16_LO R_PPC_PLT16_LO 198*4882a593Smuzhiyun #define R_PPC64_PLT16_HI R_PPC_PLT16_HI 199*4882a593Smuzhiyun #define R_PPC64_PLT16_HA R_PPC_PLT16_HA 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun #define R_PPC64_SECTOFF R_PPC_SECTOFF 202*4882a593Smuzhiyun #define R_PPC64_SECTOFF_LO R_PPC_SECTOFF_LO 203*4882a593Smuzhiyun #define R_PPC64_SECTOFF_HI R_PPC_SECTOFF_HI 204*4882a593Smuzhiyun #define R_PPC64_SECTOFF_HA R_PPC_SECTOFF_HA 205*4882a593Smuzhiyun #define R_PPC64_ADDR30 37 /* word30 (S + A - P) >> 2. */ 206*4882a593Smuzhiyun #define R_PPC64_ADDR64 38 /* doubleword64 S + A. */ 207*4882a593Smuzhiyun #define R_PPC64_ADDR16_HIGHER 39 /* half16 #higher(S + A). */ 208*4882a593Smuzhiyun #define R_PPC64_ADDR16_HIGHERA 40 /* half16 #highera(S + A). */ 209*4882a593Smuzhiyun #define R_PPC64_ADDR16_HIGHEST 41 /* half16 #highest(S + A). */ 210*4882a593Smuzhiyun #define R_PPC64_ADDR16_HIGHESTA 42 /* half16 #highesta(S + A). */ 211*4882a593Smuzhiyun #define R_PPC64_UADDR64 43 /* doubleword64 S + A. */ 212*4882a593Smuzhiyun #define R_PPC64_REL64 44 /* doubleword64 S + A - P. */ 213*4882a593Smuzhiyun #define R_PPC64_PLT64 45 /* doubleword64 L + A. */ 214*4882a593Smuzhiyun #define R_PPC64_PLTREL64 46 /* doubleword64 L + A - P. */ 215*4882a593Smuzhiyun #define R_PPC64_TOC16 47 /* half16* S + A - .TOC. */ 216*4882a593Smuzhiyun #define R_PPC64_TOC16_LO 48 /* half16 #lo(S + A - .TOC.). */ 217*4882a593Smuzhiyun #define R_PPC64_TOC16_HI 49 /* half16 #hi(S + A - .TOC.). */ 218*4882a593Smuzhiyun #define R_PPC64_TOC16_HA 50 /* half16 #ha(S + A - .TOC.). */ 219*4882a593Smuzhiyun #define R_PPC64_TOC 51 /* doubleword64 .TOC. */ 220*4882a593Smuzhiyun #define R_PPC64_PLTGOT16 52 /* half16* M + A. */ 221*4882a593Smuzhiyun #define R_PPC64_PLTGOT16_LO 53 /* half16 #lo(M + A). */ 222*4882a593Smuzhiyun #define R_PPC64_PLTGOT16_HI 54 /* half16 #hi(M + A). */ 223*4882a593Smuzhiyun #define R_PPC64_PLTGOT16_HA 55 /* half16 #ha(M + A). */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define R_PPC64_ADDR16_DS 56 /* half16ds* (S + A) >> 2. */ 226*4882a593Smuzhiyun #define R_PPC64_ADDR16_LO_DS 57 /* half16ds #lo(S + A) >> 2. */ 227*4882a593Smuzhiyun #define R_PPC64_GOT16_DS 58 /* half16ds* (G + A) >> 2. */ 228*4882a593Smuzhiyun #define R_PPC64_GOT16_LO_DS 59 /* half16ds #lo(G + A) >> 2. */ 229*4882a593Smuzhiyun #define R_PPC64_PLT16_LO_DS 60 /* half16ds #lo(L + A) >> 2. */ 230*4882a593Smuzhiyun #define R_PPC64_SECTOFF_DS 61 /* half16ds* (R + A) >> 2. */ 231*4882a593Smuzhiyun #define R_PPC64_SECTOFF_LO_DS 62 /* half16ds #lo(R + A) >> 2. */ 232*4882a593Smuzhiyun #define R_PPC64_TOC16_DS 63 /* half16ds* (S + A - .TOC.) >> 2. */ 233*4882a593Smuzhiyun #define R_PPC64_TOC16_LO_DS 64 /* half16ds #lo(S + A - .TOC.) >> 2. */ 234*4882a593Smuzhiyun #define R_PPC64_PLTGOT16_DS 65 /* half16ds* (M + A) >> 2. */ 235*4882a593Smuzhiyun #define R_PPC64_PLTGOT16_LO_DS 66 /* half16ds #lo(M + A) >> 2. */ 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun /* PowerPC64 relocations defined for the TLS access ABI. */ 238*4882a593Smuzhiyun #define R_PPC64_TLS 67 /* none (sym+add)@tls */ 239*4882a593Smuzhiyun #define R_PPC64_DTPMOD64 68 /* doubleword64 (sym+add)@dtpmod */ 240*4882a593Smuzhiyun #define R_PPC64_TPREL16 69 /* half16* (sym+add)@tprel */ 241*4882a593Smuzhiyun #define R_PPC64_TPREL16_LO 70 /* half16 (sym+add)@tprel@l */ 242*4882a593Smuzhiyun #define R_PPC64_TPREL16_HI 71 /* half16 (sym+add)@tprel@h */ 243*4882a593Smuzhiyun #define R_PPC64_TPREL16_HA 72 /* half16 (sym+add)@tprel@ha */ 244*4882a593Smuzhiyun #define R_PPC64_TPREL64 73 /* doubleword64 (sym+add)@tprel */ 245*4882a593Smuzhiyun #define R_PPC64_DTPREL16 74 /* half16* (sym+add)@dtprel */ 246*4882a593Smuzhiyun #define R_PPC64_DTPREL16_LO 75 /* half16 (sym+add)@dtprel@l */ 247*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HI 76 /* half16 (sym+add)@dtprel@h */ 248*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HA 77 /* half16 (sym+add)@dtprel@ha */ 249*4882a593Smuzhiyun #define R_PPC64_DTPREL64 78 /* doubleword64 (sym+add)@dtprel */ 250*4882a593Smuzhiyun #define R_PPC64_GOT_TLSGD16 79 /* half16* (sym+add)@got@tlsgd */ 251*4882a593Smuzhiyun #define R_PPC64_GOT_TLSGD16_LO 80 /* half16 (sym+add)@got@tlsgd@l */ 252*4882a593Smuzhiyun #define R_PPC64_GOT_TLSGD16_HI 81 /* half16 (sym+add)@got@tlsgd@h */ 253*4882a593Smuzhiyun #define R_PPC64_GOT_TLSGD16_HA 82 /* half16 (sym+add)@got@tlsgd@ha */ 254*4882a593Smuzhiyun #define R_PPC64_GOT_TLSLD16 83 /* half16* (sym+add)@got@tlsld */ 255*4882a593Smuzhiyun #define R_PPC64_GOT_TLSLD16_LO 84 /* half16 (sym+add)@got@tlsld@l */ 256*4882a593Smuzhiyun #define R_PPC64_GOT_TLSLD16_HI 85 /* half16 (sym+add)@got@tlsld@h */ 257*4882a593Smuzhiyun #define R_PPC64_GOT_TLSLD16_HA 86 /* half16 (sym+add)@got@tlsld@ha */ 258*4882a593Smuzhiyun #define R_PPC64_GOT_TPREL16_DS 87 /* half16ds* (sym+add)@got@tprel */ 259*4882a593Smuzhiyun #define R_PPC64_GOT_TPREL16_LO_DS 88 /* half16ds (sym+add)@got@tprel@l */ 260*4882a593Smuzhiyun #define R_PPC64_GOT_TPREL16_HI 89 /* half16 (sym+add)@got@tprel@h */ 261*4882a593Smuzhiyun #define R_PPC64_GOT_TPREL16_HA 90 /* half16 (sym+add)@got@tprel@ha */ 262*4882a593Smuzhiyun #define R_PPC64_GOT_DTPREL16_DS 91 /* half16ds* (sym+add)@got@dtprel */ 263*4882a593Smuzhiyun #define R_PPC64_GOT_DTPREL16_LO_DS 92 /* half16ds (sym+add)@got@dtprel@l */ 264*4882a593Smuzhiyun #define R_PPC64_GOT_DTPREL16_HI 93 /* half16 (sym+add)@got@dtprel@h */ 265*4882a593Smuzhiyun #define R_PPC64_GOT_DTPREL16_HA 94 /* half16 (sym+add)@got@dtprel@ha */ 266*4882a593Smuzhiyun #define R_PPC64_TPREL16_DS 95 /* half16ds* (sym+add)@tprel */ 267*4882a593Smuzhiyun #define R_PPC64_TPREL16_LO_DS 96 /* half16ds (sym+add)@tprel@l */ 268*4882a593Smuzhiyun #define R_PPC64_TPREL16_HIGHER 97 /* half16 (sym+add)@tprel@higher */ 269*4882a593Smuzhiyun #define R_PPC64_TPREL16_HIGHERA 98 /* half16 (sym+add)@tprel@highera */ 270*4882a593Smuzhiyun #define R_PPC64_TPREL16_HIGHEST 99 /* half16 (sym+add)@tprel@highest */ 271*4882a593Smuzhiyun #define R_PPC64_TPREL16_HIGHESTA 100 /* half16 (sym+add)@tprel@highesta */ 272*4882a593Smuzhiyun #define R_PPC64_DTPREL16_DS 101 /* half16ds* (sym+add)@dtprel */ 273*4882a593Smuzhiyun #define R_PPC64_DTPREL16_LO_DS 102 /* half16ds (sym+add)@dtprel@l */ 274*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HIGHER 103 /* half16 (sym+add)@dtprel@higher */ 275*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HIGHERA 104 /* half16 (sym+add)@dtprel@highera */ 276*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HIGHEST 105 /* half16 (sym+add)@dtprel@highest */ 277*4882a593Smuzhiyun #define R_PPC64_DTPREL16_HIGHESTA 106 /* half16 (sym+add)@dtprel@highesta */ 278*4882a593Smuzhiyun #define R_PPC64_TLSGD 107 279*4882a593Smuzhiyun #define R_PPC64_TLSLD 108 280*4882a593Smuzhiyun #define R_PPC64_TOCSAVE 109 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define R_PPC64_ENTRY 118 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define R_PPC64_REL16 249 285*4882a593Smuzhiyun #define R_PPC64_REL16_LO 250 286*4882a593Smuzhiyun #define R_PPC64_REL16_HI 251 287*4882a593Smuzhiyun #define R_PPC64_REL16_HA 252 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun /* Keep this the last entry. */ 290*4882a593Smuzhiyun #define R_PPC64_NUM 253 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun /* There's actually a third entry here, but it's unused */ 293*4882a593Smuzhiyun struct ppc64_opd_entry 294*4882a593Smuzhiyun { 295*4882a593Smuzhiyun unsigned long funcaddr; 296*4882a593Smuzhiyun unsigned long r2; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun #endif /* _UAPI_ASM_POWERPC_ELF_H */ 301