1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * smp.h: PowerPC-specific SMP code.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Original was a copy of sparc smp.h. Now heavily modified
6*4882a593Smuzhiyun * for PPC.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu)
9*4882a593Smuzhiyun * Copyright (C) 1996-2001 Cort Dougan <cort@fsmlabs.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef _ASM_POWERPC_SMP_H
13*4882a593Smuzhiyun #define _ASM_POWERPC_SMP_H
14*4882a593Smuzhiyun #ifdef __KERNEL__
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/threads.h>
17*4882a593Smuzhiyun #include <linux/cpumask.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/irqreturn.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #ifndef __ASSEMBLY__
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifdef CONFIG_PPC64
24*4882a593Smuzhiyun #include <asm/paca.h>
25*4882a593Smuzhiyun #endif
26*4882a593Smuzhiyun #include <asm/percpu.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun extern int boot_cpuid;
29*4882a593Smuzhiyun extern int spinning_secondaries;
30*4882a593Smuzhiyun extern u32 *cpu_to_phys_id;
31*4882a593Smuzhiyun extern bool coregroup_enabled;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun extern int cpu_to_chip_id(int cpu);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_SMP
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct smp_ops_t {
38*4882a593Smuzhiyun void (*message_pass)(int cpu, int msg);
39*4882a593Smuzhiyun #ifdef CONFIG_PPC_SMP_MUXED_IPI
40*4882a593Smuzhiyun void (*cause_ipi)(int cpu);
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun int (*cause_nmi_ipi)(int cpu);
43*4882a593Smuzhiyun void (*probe)(void);
44*4882a593Smuzhiyun int (*kick_cpu)(int nr);
45*4882a593Smuzhiyun int (*prepare_cpu)(int nr);
46*4882a593Smuzhiyun void (*setup_cpu)(int nr);
47*4882a593Smuzhiyun void (*bringup_done)(void);
48*4882a593Smuzhiyun void (*take_timebase)(void);
49*4882a593Smuzhiyun void (*give_timebase)(void);
50*4882a593Smuzhiyun int (*cpu_disable)(void);
51*4882a593Smuzhiyun void (*cpu_die)(unsigned int nr);
52*4882a593Smuzhiyun int (*cpu_bootable)(unsigned int nr);
53*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
54*4882a593Smuzhiyun void (*cpu_offline_self)(void);
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun extern int smp_send_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
59*4882a593Smuzhiyun extern int smp_send_safe_nmi_ipi(int cpu, void (*fn)(struct pt_regs *), u64 delay_us);
60*4882a593Smuzhiyun extern void smp_send_debugger_break(void);
61*4882a593Smuzhiyun extern void start_secondary_resume(void);
62*4882a593Smuzhiyun extern void smp_generic_give_timebase(void);
63*4882a593Smuzhiyun extern void smp_generic_take_timebase(void);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun DECLARE_PER_CPU(unsigned int, cpu_pvr);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
68*4882a593Smuzhiyun int generic_cpu_disable(void);
69*4882a593Smuzhiyun void generic_cpu_die(unsigned int cpu);
70*4882a593Smuzhiyun void generic_set_cpu_dead(unsigned int cpu);
71*4882a593Smuzhiyun void generic_set_cpu_up(unsigned int cpu);
72*4882a593Smuzhiyun int generic_check_cpu_restart(unsigned int cpu);
73*4882a593Smuzhiyun int is_cpu_dead(unsigned int cpu);
74*4882a593Smuzhiyun #else
75*4882a593Smuzhiyun #define generic_set_cpu_up(i) do { } while (0)
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #ifdef CONFIG_PPC64
79*4882a593Smuzhiyun #define raw_smp_processor_id() (local_paca->paca_index)
80*4882a593Smuzhiyun #define hard_smp_processor_id() (get_paca()->hw_cpu_id)
81*4882a593Smuzhiyun #else
82*4882a593Smuzhiyun /* 32-bit */
83*4882a593Smuzhiyun extern int smp_hw_index[];
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * This is particularly ugly: it appears we can't actually get the definition
87*4882a593Smuzhiyun * of task_struct here, but we need access to the CPU this task is running on.
88*4882a593Smuzhiyun * Instead of using task_struct we're using _TASK_CPU which is extracted from
89*4882a593Smuzhiyun * asm-offsets.h by kbuild to get the current processor ID.
90*4882a593Smuzhiyun *
91*4882a593Smuzhiyun * This also needs to be safeguarded when building asm-offsets.s because at
92*4882a593Smuzhiyun * that time _TASK_CPU is not defined yet. It could have been guarded by
93*4882a593Smuzhiyun * _TASK_CPU itself, but we want the build to fail if _TASK_CPU is missing
94*4882a593Smuzhiyun * when building something else than asm-offsets.s
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun #ifdef GENERATING_ASM_OFFSETS
97*4882a593Smuzhiyun #define raw_smp_processor_id() (0)
98*4882a593Smuzhiyun #else
99*4882a593Smuzhiyun #define raw_smp_processor_id() (*(unsigned int *)((void *)current + _TASK_CPU))
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #define hard_smp_processor_id() (smp_hw_index[smp_processor_id()])
102*4882a593Smuzhiyun
get_hard_smp_processor_id(int cpu)103*4882a593Smuzhiyun static inline int get_hard_smp_processor_id(int cpu)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun return smp_hw_index[cpu];
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
set_hard_smp_processor_id(int cpu,int phys)108*4882a593Smuzhiyun static inline void set_hard_smp_processor_id(int cpu, int phys)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun smp_hw_index[cpu] = phys;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun DECLARE_PER_CPU(cpumask_var_t, cpu_sibling_map);
115*4882a593Smuzhiyun DECLARE_PER_CPU(cpumask_var_t, cpu_l2_cache_map);
116*4882a593Smuzhiyun DECLARE_PER_CPU(cpumask_var_t, cpu_core_map);
117*4882a593Smuzhiyun DECLARE_PER_CPU(cpumask_var_t, cpu_smallcore_map);
118*4882a593Smuzhiyun
cpu_sibling_mask(int cpu)119*4882a593Smuzhiyun static inline struct cpumask *cpu_sibling_mask(int cpu)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun return per_cpu(cpu_sibling_map, cpu);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
cpu_core_mask(int cpu)124*4882a593Smuzhiyun static inline struct cpumask *cpu_core_mask(int cpu)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun return per_cpu(cpu_core_map, cpu);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
cpu_l2_cache_mask(int cpu)129*4882a593Smuzhiyun static inline struct cpumask *cpu_l2_cache_mask(int cpu)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun return per_cpu(cpu_l2_cache_map, cpu);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
cpu_smallcore_mask(int cpu)134*4882a593Smuzhiyun static inline struct cpumask *cpu_smallcore_mask(int cpu)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun return per_cpu(cpu_smallcore_map, cpu);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun extern int cpu_to_core_id(int cpu);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun extern bool has_big_cores;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define cpu_smt_mask cpu_smt_mask
144*4882a593Smuzhiyun #ifdef CONFIG_SCHED_SMT
cpu_smt_mask(int cpu)145*4882a593Smuzhiyun static inline const struct cpumask *cpu_smt_mask(int cpu)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun if (has_big_cores)
148*4882a593Smuzhiyun return per_cpu(cpu_smallcore_map, cpu);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return per_cpu(cpu_sibling_map, cpu);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun #endif /* CONFIG_SCHED_SMT */
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Since OpenPIC has only 4 IPIs, we use slightly different message numbers.
155*4882a593Smuzhiyun *
156*4882a593Smuzhiyun * Make sure this matches openpic_request_IPIs in open_pic.c, or what shows up
157*4882a593Smuzhiyun * in /proc/interrupts will be wrong!!! --Troy */
158*4882a593Smuzhiyun #define PPC_MSG_CALL_FUNCTION 0
159*4882a593Smuzhiyun #define PPC_MSG_RESCHEDULE 1
160*4882a593Smuzhiyun #define PPC_MSG_TICK_BROADCAST 2
161*4882a593Smuzhiyun #define PPC_MSG_NMI_IPI 3
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* This is only used by the powernv kernel */
164*4882a593Smuzhiyun #define PPC_MSG_RM_HOST_ACTION 4
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define NMI_IPI_ALL_OTHERS -2
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #ifdef CONFIG_NMI_IPI
169*4882a593Smuzhiyun extern int smp_handle_nmi_ipi(struct pt_regs *regs);
170*4882a593Smuzhiyun #else
smp_handle_nmi_ipi(struct pt_regs * regs)171*4882a593Smuzhiyun static inline int smp_handle_nmi_ipi(struct pt_regs *regs) { return 0; }
172*4882a593Smuzhiyun #endif
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* for irq controllers that have dedicated ipis per message (4) */
175*4882a593Smuzhiyun extern int smp_request_message_ipi(int virq, int message);
176*4882a593Smuzhiyun extern const char *smp_ipi_name[];
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* for irq controllers with only a single ipi */
179*4882a593Smuzhiyun extern void smp_muxed_ipi_message_pass(int cpu, int msg);
180*4882a593Smuzhiyun extern void smp_muxed_ipi_set_message(int cpu, int msg);
181*4882a593Smuzhiyun extern irqreturn_t smp_ipi_demux(void);
182*4882a593Smuzhiyun extern irqreturn_t smp_ipi_demux_relaxed(void);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun void smp_init_pSeries(void);
185*4882a593Smuzhiyun void smp_init_cell(void);
186*4882a593Smuzhiyun void smp_setup_cpu_maps(void);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun extern int __cpu_disable(void);
189*4882a593Smuzhiyun extern void __cpu_die(unsigned int cpu);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #else
192*4882a593Smuzhiyun /* for UP */
193*4882a593Smuzhiyun #define hard_smp_processor_id() get_hard_smp_processor_id(0)
194*4882a593Smuzhiyun #define smp_setup_cpu_maps()
inhibit_secondary_onlining(void)195*4882a593Smuzhiyun static inline void inhibit_secondary_onlining(void) {}
uninhibit_secondary_onlining(void)196*4882a593Smuzhiyun static inline void uninhibit_secondary_onlining(void) {}
cpu_sibling_mask(int cpu)197*4882a593Smuzhiyun static inline const struct cpumask *cpu_sibling_mask(int cpu)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun return cpumask_of(cpu);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
cpu_smallcore_mask(int cpu)202*4882a593Smuzhiyun static inline const struct cpumask *cpu_smallcore_mask(int cpu)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun return cpumask_of(cpu);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #endif /* CONFIG_SMP */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #ifdef CONFIG_PPC64
get_hard_smp_processor_id(int cpu)210*4882a593Smuzhiyun static inline int get_hard_smp_processor_id(int cpu)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun return paca_ptrs[cpu]->hw_cpu_id;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
set_hard_smp_processor_id(int cpu,int phys)215*4882a593Smuzhiyun static inline void set_hard_smp_processor_id(int cpu, int phys)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun paca_ptrs[cpu]->hw_cpu_id = phys;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun #else
220*4882a593Smuzhiyun /* 32-bit */
221*4882a593Smuzhiyun #ifndef CONFIG_SMP
222*4882a593Smuzhiyun extern int boot_cpuid_phys;
get_hard_smp_processor_id(int cpu)223*4882a593Smuzhiyun static inline int get_hard_smp_processor_id(int cpu)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun return boot_cpuid_phys;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
set_hard_smp_processor_id(int cpu,int phys)228*4882a593Smuzhiyun static inline void set_hard_smp_processor_id(int cpu, int phys)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun boot_cpuid_phys = phys;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun #endif /* !CONFIG_SMP */
233*4882a593Smuzhiyun #endif /* !CONFIG_PPC64 */
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun #if defined(CONFIG_PPC64) && (defined(CONFIG_SMP) || defined(CONFIG_KEXEC_CORE))
236*4882a593Smuzhiyun extern void smp_release_cpus(void);
237*4882a593Smuzhiyun #else
smp_release_cpus(void)238*4882a593Smuzhiyun static inline void smp_release_cpus(void) { };
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun extern int smt_enabled_at_boot;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun extern void smp_mpic_probe(void);
244*4882a593Smuzhiyun extern void smp_mpic_setup_cpu(int cpu);
245*4882a593Smuzhiyun extern int smp_generic_kick_cpu(int nr);
246*4882a593Smuzhiyun extern int smp_generic_cpu_bootable(unsigned int nr);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun extern void smp_generic_give_timebase(void);
250*4882a593Smuzhiyun extern void smp_generic_take_timebase(void);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun extern struct smp_ops_t *smp_ops;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun extern void arch_send_call_function_single_ipi(int cpu);
255*4882a593Smuzhiyun extern void arch_send_call_function_ipi_mask(const struct cpumask *mask);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* Definitions relative to the secondary CPU spin loop
258*4882a593Smuzhiyun * and entry point. Not all of them exist on both 32 and
259*4882a593Smuzhiyun * 64-bit but defining them all here doesn't harm
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun extern void generic_secondary_smp_init(void);
262*4882a593Smuzhiyun extern unsigned long __secondary_hold_spinloop;
263*4882a593Smuzhiyun extern unsigned long __secondary_hold_acknowledge;
264*4882a593Smuzhiyun extern char __secondary_hold;
265*4882a593Smuzhiyun extern unsigned int booting_thread_hwid;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun extern void __early_start(void);
268*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun #endif /* __KERNEL__ */
271*4882a593Smuzhiyun #endif /* _ASM_POWERPC_SMP_H) */
272