1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Register definitions specific to the A2 core 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2008 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef __ASM_POWERPC_REG_A2_H__ 9*4882a593Smuzhiyun #define __ASM_POWERPC_REG_A2_H__ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #include <asm/asm-const.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #define SPRN_TENSR 0x1b5 14*4882a593Smuzhiyun #define SPRN_TENS 0x1b6 /* Thread ENable Set */ 15*4882a593Smuzhiyun #define SPRN_TENC 0x1b7 /* Thread ENable Clear */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define SPRN_A2_CCR0 0x3f0 /* Core Configuration Register 0 */ 18*4882a593Smuzhiyun #define SPRN_A2_CCR1 0x3f1 /* Core Configuration Register 1 */ 19*4882a593Smuzhiyun #define SPRN_A2_CCR2 0x3f2 /* Core Configuration Register 2 */ 20*4882a593Smuzhiyun #define SPRN_MMUCR0 0x3fc /* MMU Control Register 0 */ 21*4882a593Smuzhiyun #define SPRN_MMUCR1 0x3fd /* MMU Control Register 1 */ 22*4882a593Smuzhiyun #define SPRN_MMUCR2 0x3fe /* MMU Control Register 2 */ 23*4882a593Smuzhiyun #define SPRN_MMUCR3 0x3ff /* MMU Control Register 3 */ 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun #define SPRN_IAR 0x372 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #define SPRN_IUCR0 0x3f3 28*4882a593Smuzhiyun #define IUCR0_ICBI_ACK 0x1000 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define SPRN_XUCR0 0x3f6 /* Execution Unit Config Register 0 */ 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define A2_IERAT_SIZE 16 33*4882a593Smuzhiyun #define A2_DERAT_SIZE 32 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* A2 MMUCR0 bits */ 36*4882a593Smuzhiyun #define MMUCR0_ECL 0x80000000 /* Extended Class for TLB fills */ 37*4882a593Smuzhiyun #define MMUCR0_TID_NZ 0x40000000 /* TID is non-zero */ 38*4882a593Smuzhiyun #define MMUCR0_TS 0x10000000 /* Translation space for TLB fills */ 39*4882a593Smuzhiyun #define MMUCR0_TGS 0x20000000 /* Guest space for TLB fills */ 40*4882a593Smuzhiyun #define MMUCR0_TLBSEL 0x0c000000 /* TLB or ERAT target for TLB fills */ 41*4882a593Smuzhiyun #define MMUCR0_TLBSEL_U 0x00000000 /* TLBSEL = UTLB */ 42*4882a593Smuzhiyun #define MMUCR0_TLBSEL_I 0x08000000 /* TLBSEL = I-ERAT */ 43*4882a593Smuzhiyun #define MMUCR0_TLBSEL_D 0x0c000000 /* TLBSEL = D-ERAT */ 44*4882a593Smuzhiyun #define MMUCR0_LOCKSRSH 0x02000000 /* Use TLB lock on tlbsx. */ 45*4882a593Smuzhiyun #define MMUCR0_TID_MASK 0x000000ff /* TID field */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* A2 MMUCR1 bits */ 48*4882a593Smuzhiyun #define MMUCR1_IRRE 0x80000000 /* I-ERAT round robin enable */ 49*4882a593Smuzhiyun #define MMUCR1_DRRE 0x40000000 /* D-ERAT round robin enable */ 50*4882a593Smuzhiyun #define MMUCR1_REE 0x20000000 /* Reference Exception Enable*/ 51*4882a593Smuzhiyun #define MMUCR1_CEE 0x10000000 /* Change exception enable */ 52*4882a593Smuzhiyun #define MMUCR1_CSINV_ALL 0x00000000 /* Inval ERAT on all CS evts */ 53*4882a593Smuzhiyun #define MMUCR1_CSINV_NISYNC 0x04000000 /* Inval ERAT on all ex isync*/ 54*4882a593Smuzhiyun #define MMUCR1_CSINV_NEVER 0x0c000000 /* Don't inval ERAT on CS */ 55*4882a593Smuzhiyun #define MMUCR1_ICTID 0x00080000 /* IERAT class field as TID */ 56*4882a593Smuzhiyun #define MMUCR1_ITTID 0x00040000 /* IERAT thdid field as TID */ 57*4882a593Smuzhiyun #define MMUCR1_DCTID 0x00020000 /* DERAT class field as TID */ 58*4882a593Smuzhiyun #define MMUCR1_DTTID 0x00010000 /* DERAT thdid field as TID */ 59*4882a593Smuzhiyun #define MMUCR1_DCCD 0x00008000 /* DERAT class ignore */ 60*4882a593Smuzhiyun #define MMUCR1_TLBWE_BINV 0x00004000 /* back invalidate on tlbwe */ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* A2 MMUCR2 bits */ 63*4882a593Smuzhiyun #define MMUCR2_PSSEL_SHIFT 4 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* A2 MMUCR3 bits */ 66*4882a593Smuzhiyun #define MMUCR3_THID 0x0000000f /* Thread ID */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* *** ERAT TLB bits definitions */ 69*4882a593Smuzhiyun #define TLB0_EPN_MASK ASM_CONST(0xfffffffffffff000) 70*4882a593Smuzhiyun #define TLB0_CLASS_MASK ASM_CONST(0x0000000000000c00) 71*4882a593Smuzhiyun #define TLB0_CLASS_00 ASM_CONST(0x0000000000000000) 72*4882a593Smuzhiyun #define TLB0_CLASS_01 ASM_CONST(0x0000000000000400) 73*4882a593Smuzhiyun #define TLB0_CLASS_10 ASM_CONST(0x0000000000000800) 74*4882a593Smuzhiyun #define TLB0_CLASS_11 ASM_CONST(0x0000000000000c00) 75*4882a593Smuzhiyun #define TLB0_V ASM_CONST(0x0000000000000200) 76*4882a593Smuzhiyun #define TLB0_X ASM_CONST(0x0000000000000100) 77*4882a593Smuzhiyun #define TLB0_SIZE_MASK ASM_CONST(0x00000000000000f0) 78*4882a593Smuzhiyun #define TLB0_SIZE_4K ASM_CONST(0x0000000000000010) 79*4882a593Smuzhiyun #define TLB0_SIZE_64K ASM_CONST(0x0000000000000030) 80*4882a593Smuzhiyun #define TLB0_SIZE_1M ASM_CONST(0x0000000000000050) 81*4882a593Smuzhiyun #define TLB0_SIZE_16M ASM_CONST(0x0000000000000070) 82*4882a593Smuzhiyun #define TLB0_SIZE_1G ASM_CONST(0x00000000000000a0) 83*4882a593Smuzhiyun #define TLB0_THDID_MASK ASM_CONST(0x000000000000000f) 84*4882a593Smuzhiyun #define TLB0_THDID_0 ASM_CONST(0x0000000000000001) 85*4882a593Smuzhiyun #define TLB0_THDID_1 ASM_CONST(0x0000000000000002) 86*4882a593Smuzhiyun #define TLB0_THDID_2 ASM_CONST(0x0000000000000004) 87*4882a593Smuzhiyun #define TLB0_THDID_3 ASM_CONST(0x0000000000000008) 88*4882a593Smuzhiyun #define TLB0_THDID_ALL ASM_CONST(0x000000000000000f) 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define TLB1_RESVATTR ASM_CONST(0x00f0000000000000) 91*4882a593Smuzhiyun #define TLB1_U0 ASM_CONST(0x0008000000000000) 92*4882a593Smuzhiyun #define TLB1_U1 ASM_CONST(0x0004000000000000) 93*4882a593Smuzhiyun #define TLB1_U2 ASM_CONST(0x0002000000000000) 94*4882a593Smuzhiyun #define TLB1_U3 ASM_CONST(0x0001000000000000) 95*4882a593Smuzhiyun #define TLB1_R ASM_CONST(0x0000800000000000) 96*4882a593Smuzhiyun #define TLB1_C ASM_CONST(0x0000400000000000) 97*4882a593Smuzhiyun #define TLB1_RPN_MASK ASM_CONST(0x000003fffffff000) 98*4882a593Smuzhiyun #define TLB1_W ASM_CONST(0x0000000000000800) 99*4882a593Smuzhiyun #define TLB1_I ASM_CONST(0x0000000000000400) 100*4882a593Smuzhiyun #define TLB1_M ASM_CONST(0x0000000000000200) 101*4882a593Smuzhiyun #define TLB1_G ASM_CONST(0x0000000000000100) 102*4882a593Smuzhiyun #define TLB1_E ASM_CONST(0x0000000000000080) 103*4882a593Smuzhiyun #define TLB1_VF ASM_CONST(0x0000000000000040) 104*4882a593Smuzhiyun #define TLB1_UX ASM_CONST(0x0000000000000020) 105*4882a593Smuzhiyun #define TLB1_SX ASM_CONST(0x0000000000000010) 106*4882a593Smuzhiyun #define TLB1_UW ASM_CONST(0x0000000000000008) 107*4882a593Smuzhiyun #define TLB1_SW ASM_CONST(0x0000000000000004) 108*4882a593Smuzhiyun #define TLB1_UR ASM_CONST(0x0000000000000002) 109*4882a593Smuzhiyun #define TLB1_SR ASM_CONST(0x0000000000000001) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* A2 erativax attributes definitions */ 112*4882a593Smuzhiyun #define ERATIVAX_RS_IS_ALL 0x000 113*4882a593Smuzhiyun #define ERATIVAX_RS_IS_TID 0x040 114*4882a593Smuzhiyun #define ERATIVAX_RS_IS_CLASS 0x080 115*4882a593Smuzhiyun #define ERATIVAX_RS_IS_FULLMATCH 0x0c0 116*4882a593Smuzhiyun #define ERATIVAX_CLASS_00 0x000 117*4882a593Smuzhiyun #define ERATIVAX_CLASS_01 0x010 118*4882a593Smuzhiyun #define ERATIVAX_CLASS_10 0x020 119*4882a593Smuzhiyun #define ERATIVAX_CLASS_11 0x030 120*4882a593Smuzhiyun #define ERATIVAX_PSIZE_4K (TLB_PSIZE_4K >> 1) 121*4882a593Smuzhiyun #define ERATIVAX_PSIZE_64K (TLB_PSIZE_64K >> 1) 122*4882a593Smuzhiyun #define ERATIVAX_PSIZE_1M (TLB_PSIZE_1M >> 1) 123*4882a593Smuzhiyun #define ERATIVAX_PSIZE_16M (TLB_PSIZE_16M >> 1) 124*4882a593Smuzhiyun #define ERATIVAX_PSIZE_1G (TLB_PSIZE_1G >> 1) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* A2 eratilx attributes definitions */ 127*4882a593Smuzhiyun #define ERATILX_T_ALL 0 128*4882a593Smuzhiyun #define ERATILX_T_TID 1 129*4882a593Smuzhiyun #define ERATILX_T_TGS 2 130*4882a593Smuzhiyun #define ERATILX_T_FULLMATCH 3 131*4882a593Smuzhiyun #define ERATILX_T_CLASS0 4 132*4882a593Smuzhiyun #define ERATILX_T_CLASS1 5 133*4882a593Smuzhiyun #define ERATILX_T_CLASS2 6 134*4882a593Smuzhiyun #define ERATILX_T_CLASS3 7 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun /* XUCR0 bits */ 137*4882a593Smuzhiyun #define XUCR0_TRACE_UM_T0 0x40000000 /* Thread 0 */ 138*4882a593Smuzhiyun #define XUCR0_TRACE_UM_T1 0x20000000 /* Thread 1 */ 139*4882a593Smuzhiyun #define XUCR0_TRACE_UM_T2 0x10000000 /* Thread 2 */ 140*4882a593Smuzhiyun #define XUCR0_TRACE_UM_T3 0x08000000 /* Thread 3 */ 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun /* A2 CCR0 register */ 143*4882a593Smuzhiyun #define A2_CCR0_PME_DISABLED 0x00000000 144*4882a593Smuzhiyun #define A2_CCR0_PME_SLEEP 0x40000000 145*4882a593Smuzhiyun #define A2_CCR0_PME_RVW 0x80000000 146*4882a593Smuzhiyun #define A2_CCR0_PME_DISABLED2 0xc0000000 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun /* A2 CCR2 register */ 149*4882a593Smuzhiyun #define A2_CCR2_ERAT_ONLY_MODE 0x00000001 150*4882a593Smuzhiyun #define A2_CCR2_ENABLE_ICSWX 0x00000002 151*4882a593Smuzhiyun #define A2_CCR2_ENABLE_PC 0x20000000 152*4882a593Smuzhiyun #define A2_CCR2_ENABLE_TRACE 0x40000000 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #endif /* __ASM_POWERPC_REG_A2_H__ */ 155