1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun #ifndef __ASM_POWERPC_PCI_H
3*4882a593Smuzhiyun #define __ASM_POWERPC_PCI_H
4*4882a593Smuzhiyun #ifdef __KERNEL__
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/string.h>
12*4882a593Smuzhiyun #include <linux/dma-map-ops.h>
13*4882a593Smuzhiyun #include <linux/scatterlist.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/machdep.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/prom.h>
18*4882a593Smuzhiyun #include <asm/pci-bridge.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Return values for pci_controller_ops.probe_mode function */
21*4882a593Smuzhiyun #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
22*4882a593Smuzhiyun #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
23*4882a593Smuzhiyun #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define PCIBIOS_MIN_IO 0x1000
26*4882a593Smuzhiyun #define PCIBIOS_MIN_MEM 0x10000000
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
29*4882a593Smuzhiyun #define IOBASE_BRIDGE_NUMBER 0
30*4882a593Smuzhiyun #define IOBASE_MEMORY 1
31*4882a593Smuzhiyun #define IOBASE_IO 2
32*4882a593Smuzhiyun #define IOBASE_ISA_IO 3
33*4882a593Smuzhiyun #define IOBASE_ISA_MEM 4
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * Set this to 1 if you want the kernel to re-assign all PCI
37*4882a593Smuzhiyun * bus numbers (don't do that on ppc64 yet !)
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun #define pcibios_assign_all_busses() \
40*4882a593Smuzhiyun (pci_has_flag(PCI_REASSIGN_ALL_BUS))
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
pci_get_legacy_ide_irq(struct pci_dev * dev,int channel)43*4882a593Smuzhiyun static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun if (ppc_md.pci_get_legacy_ide_irq)
46*4882a593Smuzhiyun return ppc_md.pci_get_legacy_ide_irq(dev, channel);
47*4882a593Smuzhiyun return channel ? 15 : 14;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #ifdef CONFIG_PCI
51*4882a593Smuzhiyun extern void set_pci_dma_ops(const struct dma_map_ops *dma_ops);
52*4882a593Smuzhiyun #else /* CONFIG_PCI */
53*4882a593Smuzhiyun #define set_pci_dma_ops(d)
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #ifdef CONFIG_PPC64
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * We want to avoid touching the cacheline size or MWI bit.
60*4882a593Smuzhiyun * pSeries firmware sets the cacheline size (which is not the cpu cacheline
61*4882a593Smuzhiyun * size in all cases) and hardware treats MWI the same as memory write.
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun #define PCI_DISABLE_MWI
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun extern int pci_domain_nr(struct pci_bus *bus);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Decide whether to display the domain number in /proc */
70*4882a593Smuzhiyun extern int pci_proc_domain(struct pci_bus *bus);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct vm_area_struct;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Tell PCI code what kind of PCI resource mappings we support */
75*4882a593Smuzhiyun #define HAVE_PCI_MMAP 1
76*4882a593Smuzhiyun #define ARCH_GENERIC_PCI_MMAP_RESOURCE 1
77*4882a593Smuzhiyun #define arch_can_pci_mmap_io() 1
78*4882a593Smuzhiyun #define arch_can_pci_mmap_wc() 1
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
81*4882a593Smuzhiyun size_t count);
82*4882a593Smuzhiyun extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
83*4882a593Smuzhiyun size_t count);
84*4882a593Smuzhiyun extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
85*4882a593Smuzhiyun struct vm_area_struct *vma,
86*4882a593Smuzhiyun enum pci_mmap_state mmap_state);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define HAVE_PCI_LEGACY 1
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun extern void pcibios_claim_one_bus(struct pci_bus *b);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun extern void pcibios_resource_survey(void);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
97*4882a593Smuzhiyun extern int remove_phb_dynamic(struct pci_controller *phb);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun extern struct pci_dev *of_create_pci_dev(struct device_node *node,
100*4882a593Smuzhiyun struct pci_bus *bus, int devfn);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun extern unsigned int pci_parse_of_flags(u32 addr0, int bridge);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun extern void of_scan_pci_bridge(struct pci_dev *dev);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
107*4882a593Smuzhiyun extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct file;
110*4882a593Smuzhiyun extern pgprot_t pci_phys_mem_access_prot(struct file *file,
111*4882a593Smuzhiyun unsigned long pfn,
112*4882a593Smuzhiyun unsigned long size,
113*4882a593Smuzhiyun pgprot_t prot);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun extern resource_size_t pcibios_io_space_offset(struct pci_controller *hose);
116*4882a593Smuzhiyun extern void pcibios_setup_bus_self(struct pci_bus *bus);
117*4882a593Smuzhiyun extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
118*4882a593Smuzhiyun extern void pcibios_scan_phb(struct pci_controller *hose);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun #endif /* __KERNEL__ */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun extern struct pci_dev *pnv_pci_get_gpu_dev(struct pci_dev *npdev);
123*4882a593Smuzhiyun extern struct pci_dev *pnv_pci_get_npu_dev(struct pci_dev *gpdev, int index);
124*4882a593Smuzhiyun extern int pnv_npu2_init(struct pci_controller *hose);
125*4882a593Smuzhiyun extern int pnv_npu2_map_lpar_dev(struct pci_dev *gpdev, unsigned int lparid,
126*4882a593Smuzhiyun unsigned long msr);
127*4882a593Smuzhiyun extern int pnv_npu2_unmap_lpar_dev(struct pci_dev *gpdev);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #endif /* __ASM_POWERPC_PCI_H */
130