1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PowerNV OPAL definitions.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 IBM Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #ifndef _ASM_POWERPC_OPAL_H
9*4882a593Smuzhiyun #define _ASM_POWERPC_OPAL_H
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <asm/opal-api.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #ifndef __ASSEMBLY__
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/notifier.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* We calculate number of sg entries based on PAGE_SIZE */
18*4882a593Smuzhiyun #define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Default time to sleep or delay between OPAL_BUSY/OPAL_BUSY_EVENT loops */
21*4882a593Smuzhiyun #define OPAL_BUSY_DELAY_MS 10
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* /sys/firmware/opal */
24*4882a593Smuzhiyun extern struct kobject *opal_kobj;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* /ibm,opal */
27*4882a593Smuzhiyun extern struct device_node *opal_node;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* API functions */
30*4882a593Smuzhiyun int64_t opal_invalid_call(void);
31*4882a593Smuzhiyun int64_t opal_npu_destroy_context(uint64_t phb_id, uint64_t pid, uint64_t bdf);
32*4882a593Smuzhiyun int64_t opal_npu_init_context(uint64_t phb_id, int pasid, uint64_t msr,
33*4882a593Smuzhiyun uint64_t bdf);
34*4882a593Smuzhiyun int64_t opal_npu_map_lpar(uint64_t phb_id, uint64_t bdf, uint64_t lparid,
35*4882a593Smuzhiyun uint64_t lpcr);
36*4882a593Smuzhiyun int64_t opal_npu_spa_setup(uint64_t phb_id, uint32_t bdfn,
37*4882a593Smuzhiyun uint64_t addr, uint64_t PE_mask);
38*4882a593Smuzhiyun int64_t opal_npu_spa_clear_cache(uint64_t phb_id, uint32_t bdfn,
39*4882a593Smuzhiyun uint64_t PE_handle);
40*4882a593Smuzhiyun int64_t opal_npu_tl_set(uint64_t phb_id, uint32_t bdfn, long cap,
41*4882a593Smuzhiyun uint64_t rate_phys, uint32_t size);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun int64_t opal_console_write(int64_t term_number, __be64 *length,
44*4882a593Smuzhiyun const uint8_t *buffer);
45*4882a593Smuzhiyun int64_t opal_console_read(int64_t term_number, __be64 *length,
46*4882a593Smuzhiyun uint8_t *buffer);
47*4882a593Smuzhiyun int64_t opal_console_write_buffer_space(int64_t term_number,
48*4882a593Smuzhiyun __be64 *length);
49*4882a593Smuzhiyun int64_t opal_console_flush(int64_t term_number);
50*4882a593Smuzhiyun int64_t opal_rtc_read(__be32 *year_month_day,
51*4882a593Smuzhiyun __be64 *hour_minute_second_millisecond);
52*4882a593Smuzhiyun int64_t opal_rtc_write(uint32_t year_month_day,
53*4882a593Smuzhiyun uint64_t hour_minute_second_millisecond);
54*4882a593Smuzhiyun int64_t opal_tpo_read(uint64_t token, __be32 *year_mon_day, __be32 *hour_min);
55*4882a593Smuzhiyun int64_t opal_tpo_write(uint64_t token, uint32_t year_mon_day,
56*4882a593Smuzhiyun uint32_t hour_min);
57*4882a593Smuzhiyun int64_t opal_cec_power_down(uint64_t request);
58*4882a593Smuzhiyun int64_t opal_cec_reboot(void);
59*4882a593Smuzhiyun int64_t opal_cec_reboot2(uint32_t reboot_type, const char *diag);
60*4882a593Smuzhiyun int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
61*4882a593Smuzhiyun int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
62*4882a593Smuzhiyun int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
63*4882a593Smuzhiyun int64_t opal_poll_events(__be64 *outstanding_event_mask);
64*4882a593Smuzhiyun int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
65*4882a593Smuzhiyun uint64_t tce_mem_size);
66*4882a593Smuzhiyun int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
67*4882a593Smuzhiyun uint64_t tce_mem_size);
68*4882a593Smuzhiyun int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
69*4882a593Smuzhiyun uint64_t offset, uint8_t *data);
70*4882a593Smuzhiyun int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
71*4882a593Smuzhiyun uint64_t offset, __be16 *data);
72*4882a593Smuzhiyun int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
73*4882a593Smuzhiyun uint64_t offset, __be32 *data);
74*4882a593Smuzhiyun int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
75*4882a593Smuzhiyun uint64_t offset, uint8_t data);
76*4882a593Smuzhiyun int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
77*4882a593Smuzhiyun uint64_t offset, uint16_t data);
78*4882a593Smuzhiyun int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
79*4882a593Smuzhiyun uint64_t offset, uint32_t data);
80*4882a593Smuzhiyun int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
81*4882a593Smuzhiyun int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
82*4882a593Smuzhiyun int64_t opal_register_exception_handler(uint64_t opal_exception,
83*4882a593Smuzhiyun uint64_t handler_address,
84*4882a593Smuzhiyun uint64_t glue_cache_line);
85*4882a593Smuzhiyun int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
86*4882a593Smuzhiyun uint8_t *freeze_state,
87*4882a593Smuzhiyun __be16 *pci_error_type,
88*4882a593Smuzhiyun __be64 *phb_status);
89*4882a593Smuzhiyun int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
90*4882a593Smuzhiyun uint64_t eeh_action_token);
91*4882a593Smuzhiyun int64_t opal_pci_eeh_freeze_set(uint64_t phb_id, uint64_t pe_number,
92*4882a593Smuzhiyun uint64_t eeh_action_token);
93*4882a593Smuzhiyun int64_t opal_pci_err_inject(uint64_t phb_id, uint32_t pe_no, uint32_t type,
94*4882a593Smuzhiyun uint32_t func, uint64_t addr, uint64_t mask);
95*4882a593Smuzhiyun int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
100*4882a593Smuzhiyun uint16_t window_num, uint16_t enable);
101*4882a593Smuzhiyun int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
102*4882a593Smuzhiyun uint16_t window_num,
103*4882a593Smuzhiyun uint64_t starting_real_address,
104*4882a593Smuzhiyun uint64_t starting_pci_address,
105*4882a593Smuzhiyun uint64_t size);
106*4882a593Smuzhiyun int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
107*4882a593Smuzhiyun uint16_t window_type, uint16_t window_num,
108*4882a593Smuzhiyun uint16_t segment_num);
109*4882a593Smuzhiyun int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
110*4882a593Smuzhiyun uint64_t ivt_addr, uint64_t ivt_len,
111*4882a593Smuzhiyun uint64_t reject_array_addr,
112*4882a593Smuzhiyun uint64_t peltv_addr);
113*4882a593Smuzhiyun int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
114*4882a593Smuzhiyun uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
115*4882a593Smuzhiyun uint8_t pe_action);
116*4882a593Smuzhiyun int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
117*4882a593Smuzhiyun uint8_t state);
118*4882a593Smuzhiyun int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
119*4882a593Smuzhiyun int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
120*4882a593Smuzhiyun uint32_t state);
121*4882a593Smuzhiyun int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
122*4882a593Smuzhiyun uint8_t *p_bit, uint8_t *q_bit);
123*4882a593Smuzhiyun int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
124*4882a593Smuzhiyun uint8_t p_bit, uint8_t q_bit);
125*4882a593Smuzhiyun int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
126*4882a593Smuzhiyun int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
127*4882a593Smuzhiyun uint32_t xive_num);
128*4882a593Smuzhiyun int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
129*4882a593Smuzhiyun __be32 *interrupt_source_number);
130*4882a593Smuzhiyun int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
131*4882a593Smuzhiyun uint8_t msi_range, __be32 *msi_address,
132*4882a593Smuzhiyun __be32 *message_data);
133*4882a593Smuzhiyun int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
134*4882a593Smuzhiyun uint32_t xive_num, uint8_t msi_range,
135*4882a593Smuzhiyun __be64 *msi_address, __be32 *message_data);
136*4882a593Smuzhiyun int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
137*4882a593Smuzhiyun int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
138*4882a593Smuzhiyun int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
139*4882a593Smuzhiyun int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
140*4882a593Smuzhiyun uint16_t tce_levels, uint64_t tce_table_addr,
141*4882a593Smuzhiyun uint64_t tce_table_size, uint64_t tce_page_size);
142*4882a593Smuzhiyun int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
143*4882a593Smuzhiyun uint16_t dma_window_number, uint64_t pci_start_addr,
144*4882a593Smuzhiyun uint64_t pci_mem_size);
145*4882a593Smuzhiyun int64_t opal_pci_reset(uint64_t id, uint8_t reset_scope, uint8_t assert_state);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
148*4882a593Smuzhiyun uint64_t diag_buffer_len);
149*4882a593Smuzhiyun int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
150*4882a593Smuzhiyun uint64_t diag_buffer_len);
151*4882a593Smuzhiyun int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
152*4882a593Smuzhiyun uint64_t diag_buffer_len);
153*4882a593Smuzhiyun int64_t opal_pci_fence_phb(uint64_t phb_id);
154*4882a593Smuzhiyun int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
155*4882a593Smuzhiyun int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
156*4882a593Smuzhiyun int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
157*4882a593Smuzhiyun int64_t opal_get_epow_status(__be16 *epow_status, __be16 *num_epow_classes);
158*4882a593Smuzhiyun int64_t opal_get_dpo_status(__be64 *dpo_timeout);
159*4882a593Smuzhiyun int64_t opal_set_system_attention_led(uint8_t led_action);
160*4882a593Smuzhiyun int64_t opal_pci_next_error(uint64_t phb_id, __be64 *first_frozen_pe,
161*4882a593Smuzhiyun __be16 *pci_error_type, __be16 *severity);
162*4882a593Smuzhiyun int64_t opal_pci_poll(uint64_t id);
163*4882a593Smuzhiyun int64_t opal_return_cpu(void);
164*4882a593Smuzhiyun int64_t opal_check_token(uint64_t token);
165*4882a593Smuzhiyun int64_t opal_reinit_cpus(uint64_t flags);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun int64_t opal_xscom_read(uint32_t gcid, uint64_t pcb_addr, __be64 *val);
168*4882a593Smuzhiyun int64_t opal_xscom_write(uint32_t gcid, uint64_t pcb_addr, uint64_t val);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
171*4882a593Smuzhiyun uint32_t addr, uint32_t data, uint32_t sz);
172*4882a593Smuzhiyun int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
173*4882a593Smuzhiyun uint32_t addr, __be32 *data, uint32_t sz);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun int64_t opal_read_elog(uint64_t buffer, uint64_t size, uint64_t log_id);
176*4882a593Smuzhiyun int64_t opal_get_elog_size(__be64 *log_id, __be64 *size, __be64 *elog_type);
177*4882a593Smuzhiyun int64_t opal_write_elog(uint64_t buffer, uint64_t size, uint64_t offset);
178*4882a593Smuzhiyun int64_t opal_send_ack_elog(uint64_t log_id);
179*4882a593Smuzhiyun void opal_resend_pending_logs(void);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
182*4882a593Smuzhiyun int64_t opal_manage_flash(uint8_t op);
183*4882a593Smuzhiyun int64_t opal_update_flash(uint64_t blk_list);
184*4882a593Smuzhiyun int64_t opal_dump_init(uint8_t dump_type);
185*4882a593Smuzhiyun int64_t opal_dump_info(__be32 *dump_id, __be32 *dump_size);
186*4882a593Smuzhiyun int64_t opal_dump_info2(__be32 *dump_id, __be32 *dump_size, __be32 *dump_type);
187*4882a593Smuzhiyun int64_t opal_dump_read(uint32_t dump_id, uint64_t buffer);
188*4882a593Smuzhiyun int64_t opal_dump_ack(uint32_t dump_id);
189*4882a593Smuzhiyun int64_t opal_dump_resend_notification(void);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun int64_t opal_get_msg(uint64_t buffer, uint64_t size);
192*4882a593Smuzhiyun int64_t opal_write_oppanel_async(uint64_t token, oppanel_line_t *lines,
193*4882a593Smuzhiyun uint64_t num_lines);
194*4882a593Smuzhiyun int64_t opal_check_completion(uint64_t buffer, uint64_t size, uint64_t token);
195*4882a593Smuzhiyun int64_t opal_sync_host_reboot(void);
196*4882a593Smuzhiyun int64_t opal_get_param(uint64_t token, uint32_t param_id, uint64_t buffer,
197*4882a593Smuzhiyun uint64_t length);
198*4882a593Smuzhiyun int64_t opal_set_param(uint64_t token, uint32_t param_id, uint64_t buffer,
199*4882a593Smuzhiyun uint64_t length);
200*4882a593Smuzhiyun int64_t opal_sensor_read(uint32_t sensor_hndl, int token, __be32 *sensor_data);
201*4882a593Smuzhiyun int64_t opal_sensor_read_u64(u32 sensor_hndl, int token, __be64 *sensor_data);
202*4882a593Smuzhiyun int64_t opal_handle_hmi(void);
203*4882a593Smuzhiyun int64_t opal_handle_hmi2(__be64 *out_flags);
204*4882a593Smuzhiyun int64_t opal_register_dump_region(uint32_t id, uint64_t start, uint64_t end);
205*4882a593Smuzhiyun int64_t opal_unregister_dump_region(uint32_t id);
206*4882a593Smuzhiyun int64_t opal_slw_set_reg(uint64_t cpu_pir, uint64_t sprn, uint64_t val);
207*4882a593Smuzhiyun int64_t opal_config_cpu_idle_state(uint64_t state, uint64_t flag);
208*4882a593Smuzhiyun int64_t opal_pci_set_phb_cxl_mode(uint64_t phb_id, uint64_t mode, uint64_t pe_number);
209*4882a593Smuzhiyun int64_t opal_pci_get_pbcq_tunnel_bar(uint64_t phb_id, uint64_t *addr);
210*4882a593Smuzhiyun int64_t opal_pci_set_pbcq_tunnel_bar(uint64_t phb_id, uint64_t addr);
211*4882a593Smuzhiyun int64_t opal_ipmi_send(uint64_t interface, struct opal_ipmi_msg *msg,
212*4882a593Smuzhiyun uint64_t msg_len);
213*4882a593Smuzhiyun int64_t opal_ipmi_recv(uint64_t interface, struct opal_ipmi_msg *msg,
214*4882a593Smuzhiyun uint64_t *msg_len);
215*4882a593Smuzhiyun int64_t opal_i2c_request(uint64_t async_token, uint32_t bus_id,
216*4882a593Smuzhiyun struct opal_i2c_request *oreq);
217*4882a593Smuzhiyun int64_t opal_prd_msg(struct opal_prd_msg *msg);
218*4882a593Smuzhiyun int64_t opal_leds_get_ind(char *loc_code, __be64 *led_mask,
219*4882a593Smuzhiyun __be64 *led_value, __be64 *max_led_type);
220*4882a593Smuzhiyun int64_t opal_leds_set_ind(uint64_t token, char *loc_code, const u64 led_mask,
221*4882a593Smuzhiyun const u64 led_value, __be64 *max_led_type);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun int64_t opal_flash_read(uint64_t id, uint64_t offset, uint64_t buf,
224*4882a593Smuzhiyun uint64_t size, uint64_t token);
225*4882a593Smuzhiyun int64_t opal_flash_write(uint64_t id, uint64_t offset, uint64_t buf,
226*4882a593Smuzhiyun uint64_t size, uint64_t token);
227*4882a593Smuzhiyun int64_t opal_flash_erase(uint64_t id, uint64_t offset, uint64_t size,
228*4882a593Smuzhiyun uint64_t token);
229*4882a593Smuzhiyun int64_t opal_get_device_tree(uint32_t phandle, uint64_t buf, uint64_t len);
230*4882a593Smuzhiyun int64_t opal_pci_get_presence_state(uint64_t id, uint64_t data);
231*4882a593Smuzhiyun int64_t opal_pci_get_power_state(uint64_t id, uint64_t data);
232*4882a593Smuzhiyun int64_t opal_pci_set_power_state(uint64_t async_token, uint64_t id,
233*4882a593Smuzhiyun uint64_t data);
234*4882a593Smuzhiyun int64_t opal_pci_poll2(uint64_t id, uint64_t data);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun int64_t opal_int_get_xirr(uint32_t *out_xirr, bool just_poll);
237*4882a593Smuzhiyun int64_t opal_int_set_cppr(uint8_t cppr);
238*4882a593Smuzhiyun int64_t opal_int_eoi(uint32_t xirr);
239*4882a593Smuzhiyun int64_t opal_int_set_mfrr(uint32_t cpu, uint8_t mfrr);
240*4882a593Smuzhiyun int64_t opal_pci_tce_kill(uint64_t phb_id, uint32_t kill_type,
241*4882a593Smuzhiyun uint32_t pe_num, uint32_t tce_size,
242*4882a593Smuzhiyun uint64_t dma_addr, uint32_t npages);
243*4882a593Smuzhiyun int64_t opal_nmmu_set_ptcr(uint64_t chip_id, uint64_t ptcr);
244*4882a593Smuzhiyun int64_t opal_xive_reset(uint64_t version);
245*4882a593Smuzhiyun int64_t opal_xive_get_irq_info(uint32_t girq,
246*4882a593Smuzhiyun __be64 *out_flags,
247*4882a593Smuzhiyun __be64 *out_eoi_page,
248*4882a593Smuzhiyun __be64 *out_trig_page,
249*4882a593Smuzhiyun __be32 *out_esb_shift,
250*4882a593Smuzhiyun __be32 *out_src_chip);
251*4882a593Smuzhiyun int64_t opal_xive_get_irq_config(uint32_t girq, __be64 *out_vp,
252*4882a593Smuzhiyun uint8_t *out_prio, __be32 *out_lirq);
253*4882a593Smuzhiyun int64_t opal_xive_set_irq_config(uint32_t girq, uint64_t vp, uint8_t prio,
254*4882a593Smuzhiyun uint32_t lirq);
255*4882a593Smuzhiyun int64_t opal_xive_get_queue_info(uint64_t vp, uint32_t prio,
256*4882a593Smuzhiyun __be64 *out_qpage,
257*4882a593Smuzhiyun __be64 *out_qsize,
258*4882a593Smuzhiyun __be64 *out_qeoi_page,
259*4882a593Smuzhiyun __be32 *out_escalate_irq,
260*4882a593Smuzhiyun __be64 *out_qflags);
261*4882a593Smuzhiyun int64_t opal_xive_set_queue_info(uint64_t vp, uint32_t prio,
262*4882a593Smuzhiyun uint64_t qpage,
263*4882a593Smuzhiyun uint64_t qsize,
264*4882a593Smuzhiyun uint64_t qflags);
265*4882a593Smuzhiyun int64_t opal_xive_donate_page(uint32_t chip_id, uint64_t addr);
266*4882a593Smuzhiyun int64_t opal_xive_alloc_vp_block(uint32_t alloc_order);
267*4882a593Smuzhiyun int64_t opal_xive_free_vp_block(uint64_t vp);
268*4882a593Smuzhiyun int64_t opal_xive_get_vp_info(uint64_t vp,
269*4882a593Smuzhiyun __be64 *out_flags,
270*4882a593Smuzhiyun __be64 *out_cam_value,
271*4882a593Smuzhiyun __be64 *out_report_cl_pair,
272*4882a593Smuzhiyun __be32 *out_chip_id);
273*4882a593Smuzhiyun int64_t opal_xive_set_vp_info(uint64_t vp,
274*4882a593Smuzhiyun uint64_t flags,
275*4882a593Smuzhiyun uint64_t report_cl_pair);
276*4882a593Smuzhiyun int64_t opal_xive_allocate_irq_raw(uint32_t chip_id);
277*4882a593Smuzhiyun int64_t opal_xive_free_irq(uint32_t girq);
278*4882a593Smuzhiyun int64_t opal_xive_sync(uint32_t type, uint32_t id);
279*4882a593Smuzhiyun int64_t opal_xive_dump(uint32_t type, uint32_t id);
280*4882a593Smuzhiyun int64_t opal_xive_get_queue_state(uint64_t vp, uint32_t prio,
281*4882a593Smuzhiyun __be32 *out_qtoggle,
282*4882a593Smuzhiyun __be32 *out_qindex);
283*4882a593Smuzhiyun int64_t opal_xive_set_queue_state(uint64_t vp, uint32_t prio,
284*4882a593Smuzhiyun uint32_t qtoggle,
285*4882a593Smuzhiyun uint32_t qindex);
286*4882a593Smuzhiyun int64_t opal_xive_get_vp_state(uint64_t vp, __be64 *out_w01);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun int64_t opal_imc_counters_init(uint32_t type, uint64_t address,
289*4882a593Smuzhiyun uint64_t cpu_pir);
290*4882a593Smuzhiyun int64_t opal_imc_counters_start(uint32_t type, uint64_t cpu_pir);
291*4882a593Smuzhiyun int64_t opal_imc_counters_stop(uint32_t type, uint64_t cpu_pir);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun int opal_get_powercap(u32 handle, int token, u32 *pcap);
294*4882a593Smuzhiyun int opal_set_powercap(u32 handle, int token, u32 pcap);
295*4882a593Smuzhiyun int opal_get_power_shift_ratio(u32 handle, int token, u32 *psr);
296*4882a593Smuzhiyun int opal_set_power_shift_ratio(u32 handle, int token, u32 psr);
297*4882a593Smuzhiyun int opal_sensor_group_clear(u32 group_hndl, int token);
298*4882a593Smuzhiyun int opal_sensor_group_enable(u32 group_hndl, int token, bool enable);
299*4882a593Smuzhiyun int opal_nx_coproc_init(uint32_t chip_id, uint32_t ct);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun int opal_secvar_get(const char *key, uint64_t key_len, u8 *data,
302*4882a593Smuzhiyun uint64_t *data_size);
303*4882a593Smuzhiyun int opal_secvar_get_next(const char *key, uint64_t *key_len,
304*4882a593Smuzhiyun uint64_t key_buf_size);
305*4882a593Smuzhiyun int opal_secvar_enqueue_update(const char *key, uint64_t key_len, u8 *data,
306*4882a593Smuzhiyun uint64_t data_size);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun s64 opal_mpipl_update(enum opal_mpipl_ops op, u64 src, u64 dest, u64 size);
309*4882a593Smuzhiyun s64 opal_mpipl_register_tag(enum opal_mpipl_tags tag, u64 addr);
310*4882a593Smuzhiyun s64 opal_mpipl_query_tag(enum opal_mpipl_tags tag, u64 *addr);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun s64 opal_signal_system_reset(s32 cpu);
313*4882a593Smuzhiyun s64 opal_quiesce(u64 shutdown_type, s32 cpu);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Internal functions */
316*4882a593Smuzhiyun extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
317*4882a593Smuzhiyun int depth, void *data);
318*4882a593Smuzhiyun extern int early_init_dt_scan_recoverable_ranges(unsigned long node,
319*4882a593Smuzhiyun const char *uname, int depth, void *data);
320*4882a593Smuzhiyun extern void opal_configure_cores(void);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
323*4882a593Smuzhiyun extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
324*4882a593Smuzhiyun extern int opal_put_chars_atomic(uint32_t vtermno, const char *buf, int total_len);
325*4882a593Smuzhiyun extern int opal_flush_chars(uint32_t vtermno, bool wait);
326*4882a593Smuzhiyun extern int opal_flush_console(uint32_t vtermno);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun extern void hvc_opal_init_early(void);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun extern int opal_notifier_register(struct notifier_block *nb);
331*4882a593Smuzhiyun extern int opal_notifier_unregister(struct notifier_block *nb);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun extern int opal_message_notifier_register(enum opal_msg_type msg_type,
334*4882a593Smuzhiyun struct notifier_block *nb);
335*4882a593Smuzhiyun extern int opal_message_notifier_unregister(enum opal_msg_type msg_type,
336*4882a593Smuzhiyun struct notifier_block *nb);
337*4882a593Smuzhiyun extern void opal_notifier_enable(void);
338*4882a593Smuzhiyun extern void opal_notifier_disable(void);
339*4882a593Smuzhiyun extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun extern int opal_async_get_token_interruptible(void);
342*4882a593Smuzhiyun extern int opal_async_release_token(int token);
343*4882a593Smuzhiyun extern int opal_async_wait_response(uint64_t token, struct opal_msg *msg);
344*4882a593Smuzhiyun extern int opal_async_wait_response_interruptible(uint64_t token,
345*4882a593Smuzhiyun struct opal_msg *msg);
346*4882a593Smuzhiyun extern int opal_get_sensor_data(u32 sensor_hndl, u32 *sensor_data);
347*4882a593Smuzhiyun extern int opal_get_sensor_data_u64(u32 sensor_hndl, u64 *sensor_data);
348*4882a593Smuzhiyun extern int sensor_group_enable(u32 grp_hndl, bool enable);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun struct rtc_time;
351*4882a593Smuzhiyun extern time64_t opal_get_boot_time(void);
352*4882a593Smuzhiyun extern void opal_nvram_init(void);
353*4882a593Smuzhiyun extern void opal_flash_update_init(void);
354*4882a593Smuzhiyun extern void opal_flash_update_print_message(void);
355*4882a593Smuzhiyun extern int opal_elog_init(void);
356*4882a593Smuzhiyun extern void opal_platform_dump_init(void);
357*4882a593Smuzhiyun extern void opal_sys_param_init(void);
358*4882a593Smuzhiyun extern void opal_msglog_init(void);
359*4882a593Smuzhiyun extern void opal_msglog_sysfs_init(void);
360*4882a593Smuzhiyun extern int opal_async_comp_init(void);
361*4882a593Smuzhiyun extern int opal_sensor_init(void);
362*4882a593Smuzhiyun extern int opal_hmi_handler_init(void);
363*4882a593Smuzhiyun extern int opal_event_init(void);
364*4882a593Smuzhiyun int opal_power_control_init(void);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun extern int opal_machine_check(struct pt_regs *regs);
367*4882a593Smuzhiyun extern bool opal_mce_check_early_recovery(struct pt_regs *regs);
368*4882a593Smuzhiyun extern int opal_hmi_exception_early(struct pt_regs *regs);
369*4882a593Smuzhiyun extern int opal_hmi_exception_early2(struct pt_regs *regs);
370*4882a593Smuzhiyun extern int opal_handle_hmi_exception(struct pt_regs *regs);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun extern void opal_shutdown(void);
373*4882a593Smuzhiyun extern int opal_resync_timebase(void);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun extern void opal_lpc_init(void);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun extern void opal_kmsg_init(void);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun extern int opal_event_request(unsigned int opal_event_nr);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun struct opal_sg_list *opal_vmalloc_to_sg_list(void *vmalloc_addr,
382*4882a593Smuzhiyun unsigned long vmalloc_size);
383*4882a593Smuzhiyun void opal_free_sg_list(struct opal_sg_list *sg);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun extern int opal_error_code(int rc);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun ssize_t opal_msglog_copy(char *to, loff_t pos, size_t count);
388*4882a593Smuzhiyun
opal_get_async_rc(struct opal_msg msg)389*4882a593Smuzhiyun static inline int opal_get_async_rc(struct opal_msg msg)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun if (msg.msg_type != OPAL_MSG_ASYNC_COMP)
392*4882a593Smuzhiyun return OPAL_PARAMETER;
393*4882a593Smuzhiyun else
394*4882a593Smuzhiyun return be64_to_cpu(msg.params[1]);
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun void opal_wake_poller(void);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun void opal_powercap_init(void);
400*4882a593Smuzhiyun void opal_psr_init(void);
401*4882a593Smuzhiyun void opal_sensor_groups_init(void);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun #endif /* _ASM_POWERPC_OPAL_H */
406