xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/nohash/mmu-book3e.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_POWERPC_MMU_BOOK3E_H_
3*4882a593Smuzhiyun #define _ASM_POWERPC_MMU_BOOK3E_H_
4*4882a593Smuzhiyun /*
5*4882a593Smuzhiyun  * Freescale Book-E/Book-3e (ISA 2.06+) MMU support
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /* Book-3e defined page sizes */
9*4882a593Smuzhiyun #define BOOK3E_PAGESZ_1K	0
10*4882a593Smuzhiyun #define BOOK3E_PAGESZ_2K	1
11*4882a593Smuzhiyun #define BOOK3E_PAGESZ_4K	2
12*4882a593Smuzhiyun #define BOOK3E_PAGESZ_8K	3
13*4882a593Smuzhiyun #define BOOK3E_PAGESZ_16K	4
14*4882a593Smuzhiyun #define BOOK3E_PAGESZ_32K	5
15*4882a593Smuzhiyun #define BOOK3E_PAGESZ_64K	6
16*4882a593Smuzhiyun #define BOOK3E_PAGESZ_128K	7
17*4882a593Smuzhiyun #define BOOK3E_PAGESZ_256K	8
18*4882a593Smuzhiyun #define BOOK3E_PAGESZ_512K	9
19*4882a593Smuzhiyun #define BOOK3E_PAGESZ_1M	10
20*4882a593Smuzhiyun #define BOOK3E_PAGESZ_2M	11
21*4882a593Smuzhiyun #define BOOK3E_PAGESZ_4M	12
22*4882a593Smuzhiyun #define BOOK3E_PAGESZ_8M	13
23*4882a593Smuzhiyun #define BOOK3E_PAGESZ_16M	14
24*4882a593Smuzhiyun #define BOOK3E_PAGESZ_32M	15
25*4882a593Smuzhiyun #define BOOK3E_PAGESZ_64M	16
26*4882a593Smuzhiyun #define BOOK3E_PAGESZ_128M	17
27*4882a593Smuzhiyun #define BOOK3E_PAGESZ_256M	18
28*4882a593Smuzhiyun #define BOOK3E_PAGESZ_512M	19
29*4882a593Smuzhiyun #define BOOK3E_PAGESZ_1GB	20
30*4882a593Smuzhiyun #define BOOK3E_PAGESZ_2GB	21
31*4882a593Smuzhiyun #define BOOK3E_PAGESZ_4GB	22
32*4882a593Smuzhiyun #define BOOK3E_PAGESZ_8GB	23
33*4882a593Smuzhiyun #define BOOK3E_PAGESZ_16GB	24
34*4882a593Smuzhiyun #define BOOK3E_PAGESZ_32GB	25
35*4882a593Smuzhiyun #define BOOK3E_PAGESZ_64GB	26
36*4882a593Smuzhiyun #define BOOK3E_PAGESZ_128GB	27
37*4882a593Smuzhiyun #define BOOK3E_PAGESZ_256GB	28
38*4882a593Smuzhiyun #define BOOK3E_PAGESZ_512GB	29
39*4882a593Smuzhiyun #define BOOK3E_PAGESZ_1TB	30
40*4882a593Smuzhiyun #define BOOK3E_PAGESZ_2TB	31
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* MAS registers bit definitions */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define MAS0_TLBSEL_MASK	0x30000000
45*4882a593Smuzhiyun #define MAS0_TLBSEL_SHIFT	28
46*4882a593Smuzhiyun #define MAS0_TLBSEL(x)		(((x) << MAS0_TLBSEL_SHIFT) & MAS0_TLBSEL_MASK)
47*4882a593Smuzhiyun #define MAS0_GET_TLBSEL(mas0)	(((mas0) & MAS0_TLBSEL_MASK) >> \
48*4882a593Smuzhiyun 			MAS0_TLBSEL_SHIFT)
49*4882a593Smuzhiyun #define MAS0_ESEL_MASK		0x0FFF0000
50*4882a593Smuzhiyun #define MAS0_ESEL_SHIFT		16
51*4882a593Smuzhiyun #define MAS0_ESEL(x)		(((x) << MAS0_ESEL_SHIFT) & MAS0_ESEL_MASK)
52*4882a593Smuzhiyun #define MAS0_NV(x)		((x) & 0x00000FFF)
53*4882a593Smuzhiyun #define MAS0_HES		0x00004000
54*4882a593Smuzhiyun #define MAS0_WQ_ALLWAYS		0x00000000
55*4882a593Smuzhiyun #define MAS0_WQ_COND		0x00001000
56*4882a593Smuzhiyun #define MAS0_WQ_CLR_RSRV       	0x00002000
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define MAS1_VALID		0x80000000
59*4882a593Smuzhiyun #define MAS1_IPROT		0x40000000
60*4882a593Smuzhiyun #define MAS1_TID(x)		(((x) << 16) & 0x3FFF0000)
61*4882a593Smuzhiyun #define MAS1_IND		0x00002000
62*4882a593Smuzhiyun #define MAS1_TS			0x00001000
63*4882a593Smuzhiyun #define MAS1_TSIZE_MASK		0x00000f80
64*4882a593Smuzhiyun #define MAS1_TSIZE_SHIFT	7
65*4882a593Smuzhiyun #define MAS1_TSIZE(x)		(((x) << MAS1_TSIZE_SHIFT) & MAS1_TSIZE_MASK)
66*4882a593Smuzhiyun #define MAS1_GET_TSIZE(mas1)	(((mas1) & MAS1_TSIZE_MASK) >> MAS1_TSIZE_SHIFT)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define MAS2_EPN		(~0xFFFUL)
69*4882a593Smuzhiyun #define MAS2_X0			0x00000040
70*4882a593Smuzhiyun #define MAS2_X1			0x00000020
71*4882a593Smuzhiyun #define MAS2_W			0x00000010
72*4882a593Smuzhiyun #define MAS2_I			0x00000008
73*4882a593Smuzhiyun #define MAS2_M			0x00000004
74*4882a593Smuzhiyun #define MAS2_G			0x00000002
75*4882a593Smuzhiyun #define MAS2_E			0x00000001
76*4882a593Smuzhiyun #define MAS2_WIMGE_MASK		0x0000001f
77*4882a593Smuzhiyun #define MAS2_EPN_MASK(size)		(~0 << (size + 10))
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define MAS3_RPN		0xFFFFF000
80*4882a593Smuzhiyun #define MAS3_U0			0x00000200
81*4882a593Smuzhiyun #define MAS3_U1			0x00000100
82*4882a593Smuzhiyun #define MAS3_U2			0x00000080
83*4882a593Smuzhiyun #define MAS3_U3			0x00000040
84*4882a593Smuzhiyun #define MAS3_UX			0x00000020
85*4882a593Smuzhiyun #define MAS3_SX			0x00000010
86*4882a593Smuzhiyun #define MAS3_UW			0x00000008
87*4882a593Smuzhiyun #define MAS3_SW			0x00000004
88*4882a593Smuzhiyun #define MAS3_UR			0x00000002
89*4882a593Smuzhiyun #define MAS3_SR			0x00000001
90*4882a593Smuzhiyun #define MAS3_BAP_MASK		0x0000003f
91*4882a593Smuzhiyun #define MAS3_SPSIZE		0x0000003e
92*4882a593Smuzhiyun #define MAS3_SPSIZE_SHIFT	1
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define MAS4_TLBSEL_MASK	MAS0_TLBSEL_MASK
95*4882a593Smuzhiyun #define MAS4_TLBSELD(x) 	MAS0_TLBSEL(x)
96*4882a593Smuzhiyun #define MAS4_INDD		0x00008000	/* Default IND */
97*4882a593Smuzhiyun #define MAS4_TSIZED(x)		MAS1_TSIZE(x)
98*4882a593Smuzhiyun #define MAS4_X0D		0x00000040
99*4882a593Smuzhiyun #define MAS4_X1D		0x00000020
100*4882a593Smuzhiyun #define MAS4_WD			0x00000010
101*4882a593Smuzhiyun #define MAS4_ID			0x00000008
102*4882a593Smuzhiyun #define MAS4_MD			0x00000004
103*4882a593Smuzhiyun #define MAS4_GD			0x00000002
104*4882a593Smuzhiyun #define MAS4_ED			0x00000001
105*4882a593Smuzhiyun #define MAS4_WIMGED_MASK	0x0000001f	/* Default WIMGE */
106*4882a593Smuzhiyun #define MAS4_WIMGED_SHIFT	0
107*4882a593Smuzhiyun #define MAS4_VLED		MAS4_X1D	/* Default VLE */
108*4882a593Smuzhiyun #define MAS4_ACMD		0x000000c0	/* Default ACM */
109*4882a593Smuzhiyun #define MAS4_ACMD_SHIFT		6
110*4882a593Smuzhiyun #define MAS4_TSIZED_MASK	0x00000f80	/* Default TSIZE */
111*4882a593Smuzhiyun #define MAS4_TSIZED_SHIFT	7
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define MAS5_SGS		0x80000000
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define MAS6_SPID0		0x3FFF0000
116*4882a593Smuzhiyun #define MAS6_SPID1		0x00007FFE
117*4882a593Smuzhiyun #define MAS6_ISIZE(x)		MAS1_TSIZE(x)
118*4882a593Smuzhiyun #define MAS6_SAS		0x00000001
119*4882a593Smuzhiyun #define MAS6_SPID		MAS6_SPID0
120*4882a593Smuzhiyun #define MAS6_SIND 		0x00000002	/* Indirect page */
121*4882a593Smuzhiyun #define MAS6_SIND_SHIFT		1
122*4882a593Smuzhiyun #define MAS6_SPID_MASK		0x3fff0000
123*4882a593Smuzhiyun #define MAS6_SPID_SHIFT		16
124*4882a593Smuzhiyun #define MAS6_ISIZE_MASK		0x00000f80
125*4882a593Smuzhiyun #define MAS6_ISIZE_SHIFT	7
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define MAS7_RPN		0xFFFFFFFF
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define MAS8_TGS		0x80000000 /* Guest space */
130*4882a593Smuzhiyun #define MAS8_VF			0x40000000 /* Virtualization Fault */
131*4882a593Smuzhiyun #define MAS8_TLPID		0x000000ff
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Bit definitions for MMUCFG */
134*4882a593Smuzhiyun #define MMUCFG_MAVN	0x00000003	/* MMU Architecture Version Number */
135*4882a593Smuzhiyun #define MMUCFG_MAVN_V1	0x00000000	/* v1.0 */
136*4882a593Smuzhiyun #define MMUCFG_MAVN_V2	0x00000001	/* v2.0 */
137*4882a593Smuzhiyun #define MMUCFG_NTLBS	0x0000000c	/* Number of TLBs */
138*4882a593Smuzhiyun #define MMUCFG_PIDSIZE	0x000007c0	/* PID Reg Size */
139*4882a593Smuzhiyun #define MMUCFG_TWC	0x00008000	/* TLB Write Conditional (v2.0) */
140*4882a593Smuzhiyun #define MMUCFG_LRAT	0x00010000	/* LRAT Supported (v2.0) */
141*4882a593Smuzhiyun #define MMUCFG_RASIZE	0x00fe0000	/* Real Addr Size */
142*4882a593Smuzhiyun #define MMUCFG_LPIDSIZE	0x0f000000	/* LPID Reg Size */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Bit definitions for MMUCSR0 */
145*4882a593Smuzhiyun #define MMUCSR0_TLB1FI	0x00000002	/* TLB1 Flash invalidate */
146*4882a593Smuzhiyun #define MMUCSR0_TLB0FI	0x00000004	/* TLB0 Flash invalidate */
147*4882a593Smuzhiyun #define MMUCSR0_TLB2FI	0x00000040	/* TLB2 Flash invalidate */
148*4882a593Smuzhiyun #define MMUCSR0_TLB3FI	0x00000020	/* TLB3 Flash invalidate */
149*4882a593Smuzhiyun #define MMUCSR0_TLBFI	(MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
150*4882a593Smuzhiyun 			 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
151*4882a593Smuzhiyun #define MMUCSR0_TLB0PS	0x00000780	/* TLB0 Page Size */
152*4882a593Smuzhiyun #define MMUCSR0_TLB1PS	0x00007800	/* TLB1 Page Size */
153*4882a593Smuzhiyun #define MMUCSR0_TLB2PS	0x00078000	/* TLB2 Page Size */
154*4882a593Smuzhiyun #define MMUCSR0_TLB3PS	0x00780000	/* TLB3 Page Size */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* MMUCFG bits */
157*4882a593Smuzhiyun #define MMUCFG_MAVN_NASK	0x00000003
158*4882a593Smuzhiyun #define MMUCFG_MAVN_V1_0	0x00000000
159*4882a593Smuzhiyun #define MMUCFG_MAVN_V2_0	0x00000001
160*4882a593Smuzhiyun #define MMUCFG_NTLB_MASK	0x0000000c
161*4882a593Smuzhiyun #define MMUCFG_NTLB_SHIFT	2
162*4882a593Smuzhiyun #define MMUCFG_PIDSIZE_MASK	0x000007c0
163*4882a593Smuzhiyun #define MMUCFG_PIDSIZE_SHIFT	6
164*4882a593Smuzhiyun #define MMUCFG_TWC		0x00008000
165*4882a593Smuzhiyun #define MMUCFG_LRAT		0x00010000
166*4882a593Smuzhiyun #define MMUCFG_RASIZE_MASK	0x00fe0000
167*4882a593Smuzhiyun #define MMUCFG_RASIZE_SHIFT	17
168*4882a593Smuzhiyun #define MMUCFG_LPIDSIZE_MASK	0x0f000000
169*4882a593Smuzhiyun #define MMUCFG_LPIDSIZE_SHIFT	24
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* TLBnCFG encoding */
172*4882a593Smuzhiyun #define TLBnCFG_N_ENTRY		0x00000fff	/* number of entries */
173*4882a593Smuzhiyun #define TLBnCFG_HES		0x00002000	/* HW select supported */
174*4882a593Smuzhiyun #define TLBnCFG_IPROT		0x00008000	/* IPROT supported */
175*4882a593Smuzhiyun #define TLBnCFG_GTWE		0x00010000	/* Guest can write */
176*4882a593Smuzhiyun #define TLBnCFG_IND		0x00020000	/* IND entries supported */
177*4882a593Smuzhiyun #define TLBnCFG_PT		0x00040000	/* Can load from page table */
178*4882a593Smuzhiyun #define TLBnCFG_MINSIZE		0x00f00000	/* Minimum Page Size (v1.0) */
179*4882a593Smuzhiyun #define TLBnCFG_MINSIZE_SHIFT	20
180*4882a593Smuzhiyun #define TLBnCFG_MAXSIZE		0x000f0000	/* Maximum Page Size (v1.0) */
181*4882a593Smuzhiyun #define TLBnCFG_MAXSIZE_SHIFT	16
182*4882a593Smuzhiyun #define TLBnCFG_ASSOC		0xff000000	/* Associativity */
183*4882a593Smuzhiyun #define TLBnCFG_ASSOC_SHIFT	24
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* TLBnPS encoding */
186*4882a593Smuzhiyun #define TLBnPS_4K		0x00000004
187*4882a593Smuzhiyun #define TLBnPS_8K		0x00000008
188*4882a593Smuzhiyun #define TLBnPS_16K		0x00000010
189*4882a593Smuzhiyun #define TLBnPS_32K		0x00000020
190*4882a593Smuzhiyun #define TLBnPS_64K		0x00000040
191*4882a593Smuzhiyun #define TLBnPS_128K		0x00000080
192*4882a593Smuzhiyun #define TLBnPS_256K		0x00000100
193*4882a593Smuzhiyun #define TLBnPS_512K		0x00000200
194*4882a593Smuzhiyun #define TLBnPS_1M 		0x00000400
195*4882a593Smuzhiyun #define TLBnPS_2M 		0x00000800
196*4882a593Smuzhiyun #define TLBnPS_4M 		0x00001000
197*4882a593Smuzhiyun #define TLBnPS_8M 		0x00002000
198*4882a593Smuzhiyun #define TLBnPS_16M		0x00004000
199*4882a593Smuzhiyun #define TLBnPS_32M		0x00008000
200*4882a593Smuzhiyun #define TLBnPS_64M		0x00010000
201*4882a593Smuzhiyun #define TLBnPS_128M		0x00020000
202*4882a593Smuzhiyun #define TLBnPS_256M		0x00040000
203*4882a593Smuzhiyun #define TLBnPS_512M		0x00080000
204*4882a593Smuzhiyun #define TLBnPS_1G		0x00100000
205*4882a593Smuzhiyun #define TLBnPS_2G		0x00200000
206*4882a593Smuzhiyun #define TLBnPS_4G		0x00400000
207*4882a593Smuzhiyun #define TLBnPS_8G		0x00800000
208*4882a593Smuzhiyun #define TLBnPS_16G		0x01000000
209*4882a593Smuzhiyun #define TLBnPS_32G		0x02000000
210*4882a593Smuzhiyun #define TLBnPS_64G		0x04000000
211*4882a593Smuzhiyun #define TLBnPS_128G		0x08000000
212*4882a593Smuzhiyun #define TLBnPS_256G		0x10000000
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* tlbilx action encoding */
215*4882a593Smuzhiyun #define TLBILX_T_ALL			0
216*4882a593Smuzhiyun #define TLBILX_T_TID			1
217*4882a593Smuzhiyun #define TLBILX_T_FULLMATCH		3
218*4882a593Smuzhiyun #define TLBILX_T_CLASS0			4
219*4882a593Smuzhiyun #define TLBILX_T_CLASS1			5
220*4882a593Smuzhiyun #define TLBILX_T_CLASS2			6
221*4882a593Smuzhiyun #define TLBILX_T_CLASS3			7
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun  * The mapping only needs to be cache-coherent on SMP, except on
225*4882a593Smuzhiyun  * Freescale e500mc derivatives where it's also needed for coherent DMA.
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun #if defined(CONFIG_SMP) || defined(CONFIG_PPC_E500MC)
228*4882a593Smuzhiyun #define MAS2_M_IF_NEEDED	MAS2_M
229*4882a593Smuzhiyun #else
230*4882a593Smuzhiyun #define MAS2_M_IF_NEEDED	0
231*4882a593Smuzhiyun #endif
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #ifndef __ASSEMBLY__
234*4882a593Smuzhiyun #include <asm/bug.h>
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun extern unsigned int tlbcam_index;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun typedef struct {
239*4882a593Smuzhiyun 	unsigned int	id;
240*4882a593Smuzhiyun 	unsigned int	active;
241*4882a593Smuzhiyun 	unsigned long	vdso_base;
242*4882a593Smuzhiyun } mm_context_t;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* Page size definitions, common between 32 and 64-bit
245*4882a593Smuzhiyun  *
246*4882a593Smuzhiyun  *    shift : is the "PAGE_SHIFT" value for that page size
247*4882a593Smuzhiyun  *    penc  : is the pte encoding mask
248*4882a593Smuzhiyun  *
249*4882a593Smuzhiyun  */
250*4882a593Smuzhiyun struct mmu_psize_def
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun 	unsigned int	shift;	/* number of bits */
253*4882a593Smuzhiyun 	unsigned int	enc;	/* PTE encoding */
254*4882a593Smuzhiyun 	unsigned int    ind;    /* Corresponding indirect page size shift */
255*4882a593Smuzhiyun 	unsigned int	flags;
256*4882a593Smuzhiyun #define MMU_PAGE_SIZE_DIRECT	0x1	/* Supported as a direct size */
257*4882a593Smuzhiyun #define MMU_PAGE_SIZE_INDIRECT	0x2	/* Supported as an indirect size */
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun extern struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
260*4882a593Smuzhiyun 
shift_to_mmu_psize(unsigned int shift)261*4882a593Smuzhiyun static inline int shift_to_mmu_psize(unsigned int shift)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	int psize;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	for (psize = 0; psize < MMU_PAGE_COUNT; ++psize)
266*4882a593Smuzhiyun 		if (mmu_psize_defs[psize].shift == shift)
267*4882a593Smuzhiyun 			return psize;
268*4882a593Smuzhiyun 	return -1;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mmu_psize_to_shift(unsigned int mmu_psize)271*4882a593Smuzhiyun static inline unsigned int mmu_psize_to_shift(unsigned int mmu_psize)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	if (mmu_psize_defs[mmu_psize].shift)
274*4882a593Smuzhiyun 		return mmu_psize_defs[mmu_psize].shift;
275*4882a593Smuzhiyun 	BUG();
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* The page sizes use the same names as 64-bit hash but are
279*4882a593Smuzhiyun  * constants
280*4882a593Smuzhiyun  */
281*4882a593Smuzhiyun #if defined(CONFIG_PPC_4K_PAGES)
282*4882a593Smuzhiyun #define mmu_virtual_psize	MMU_PAGE_4K
283*4882a593Smuzhiyun #else
284*4882a593Smuzhiyun #error Unsupported page size
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun extern int mmu_linear_psize;
288*4882a593Smuzhiyun extern int mmu_vmemmap_psize;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun struct tlb_core_data {
291*4882a593Smuzhiyun 	/*
292*4882a593Smuzhiyun 	 * Per-core spinlock for e6500 TLB handlers (no tlbsrx.)
293*4882a593Smuzhiyun 	 * Must be the first struct element.
294*4882a593Smuzhiyun 	 */
295*4882a593Smuzhiyun 	u8 lock;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* For software way selection, as on Freescale TLB1 */
298*4882a593Smuzhiyun 	u8 esel_next, esel_max, esel_first;
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #ifdef CONFIG_PPC64
302*4882a593Smuzhiyun extern unsigned long linear_map_top;
303*4882a593Smuzhiyun extern int book3e_htw_mode;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define PPC_HTW_NONE	0
306*4882a593Smuzhiyun #define PPC_HTW_IBM	1
307*4882a593Smuzhiyun #define PPC_HTW_E6500	2
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun  * 64-bit booke platforms don't load the tlb in the tlb miss handler code.
311*4882a593Smuzhiyun  * HUGETLB_NEED_PRELOAD handles this - it causes huge_ptep_set_access_flags to
312*4882a593Smuzhiyun  * return 1, indicating that the tlb requires preloading.
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun #define HUGETLB_NEED_PRELOAD
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define mmu_cleanup_all NULL
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define MAX_PHYSMEM_BITS        44
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun #endif
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun #endif /* _ASM_POWERPC_MMU_BOOK3E_H_ */
325