xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/mpic.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_POWERPC_MPIC_H
3*4882a593Smuzhiyun #define _ASM_POWERPC_MPIC_H
4*4882a593Smuzhiyun #ifdef __KERNEL__
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/irq.h>
7*4882a593Smuzhiyun #include <asm/dcr.h>
8*4882a593Smuzhiyun #include <asm/msi_bitmap.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * Global registers
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define MPIC_GREG_BASE			0x01000
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define MPIC_GREG_FEATURE_0		0x00000
17*4882a593Smuzhiyun #define		MPIC_GREG_FEATURE_LAST_SRC_MASK		0x07ff0000
18*4882a593Smuzhiyun #define		MPIC_GREG_FEATURE_LAST_SRC_SHIFT	16
19*4882a593Smuzhiyun #define		MPIC_GREG_FEATURE_LAST_CPU_MASK		0x00001f00
20*4882a593Smuzhiyun #define		MPIC_GREG_FEATURE_LAST_CPU_SHIFT	8
21*4882a593Smuzhiyun #define		MPIC_GREG_FEATURE_VERSION_MASK		0xff
22*4882a593Smuzhiyun #define MPIC_GREG_FEATURE_1		0x00010
23*4882a593Smuzhiyun #define MPIC_GREG_GLOBAL_CONF_0		0x00020
24*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_RESET			0x80000000
25*4882a593Smuzhiyun /* On the FSL mpic implementations the Mode field is expand to be
26*4882a593Smuzhiyun  * 2 bits wide:
27*4882a593Smuzhiyun  *	0b00 = pass through (interrupts routed to IRQ0)
28*4882a593Smuzhiyun  *	0b01 = Mixed mode
29*4882a593Smuzhiyun  *	0b10 = reserved
30*4882a593Smuzhiyun  *	0b11 = External proxy / coreint
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_COREINT			0x60000000
33*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_8259_PTHROU_DIS		0x20000000
34*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_NO_BIAS			0x10000000
35*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_BASE_MASK		0x000fffff
36*4882a593Smuzhiyun #define		MPIC_GREG_GCONF_MCK			0x08000000
37*4882a593Smuzhiyun #define MPIC_GREG_GLOBAL_CONF_1		0x00030
38*4882a593Smuzhiyun #define MPIC_GREG_VENDOR_0		0x00040
39*4882a593Smuzhiyun #define MPIC_GREG_VENDOR_1		0x00050
40*4882a593Smuzhiyun #define MPIC_GREG_VENDOR_2		0x00060
41*4882a593Smuzhiyun #define MPIC_GREG_VENDOR_3		0x00070
42*4882a593Smuzhiyun #define MPIC_GREG_VENDOR_ID		0x00080
43*4882a593Smuzhiyun #define 	MPIC_GREG_VENDOR_ID_STEPPING_MASK	0x00ff0000
44*4882a593Smuzhiyun #define 	MPIC_GREG_VENDOR_ID_STEPPING_SHIFT	16
45*4882a593Smuzhiyun #define 	MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK	0x0000ff00
46*4882a593Smuzhiyun #define 	MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT	8
47*4882a593Smuzhiyun #define 	MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK	0x000000ff
48*4882a593Smuzhiyun #define MPIC_GREG_PROCESSOR_INIT	0x00090
49*4882a593Smuzhiyun #define MPIC_GREG_IPI_VECTOR_PRI_0	0x000a0
50*4882a593Smuzhiyun #define MPIC_GREG_IPI_VECTOR_PRI_1	0x000b0
51*4882a593Smuzhiyun #define MPIC_GREG_IPI_VECTOR_PRI_2	0x000c0
52*4882a593Smuzhiyun #define MPIC_GREG_IPI_VECTOR_PRI_3	0x000d0
53*4882a593Smuzhiyun #define MPIC_GREG_IPI_STRIDE		0x10
54*4882a593Smuzhiyun #define MPIC_GREG_SPURIOUS		0x000e0
55*4882a593Smuzhiyun #define MPIC_GREG_TIMER_FREQ		0x000f0
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  * Timer registers
60*4882a593Smuzhiyun  */
61*4882a593Smuzhiyun #define MPIC_TIMER_BASE			0x01100
62*4882a593Smuzhiyun #define MPIC_TIMER_STRIDE		0x40
63*4882a593Smuzhiyun #define MPIC_TIMER_GROUP_STRIDE		0x1000
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MPIC_TIMER_CURRENT_CNT		0x00000
66*4882a593Smuzhiyun #define MPIC_TIMER_BASE_CNT		0x00010
67*4882a593Smuzhiyun #define MPIC_TIMER_VECTOR_PRI		0x00020
68*4882a593Smuzhiyun #define MPIC_TIMER_DESTINATION		0x00030
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun  * Per-Processor registers
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define MPIC_CPU_THISBASE		0x00000
75*4882a593Smuzhiyun #define MPIC_CPU_BASE			0x20000
76*4882a593Smuzhiyun #define MPIC_CPU_STRIDE			0x01000
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define MPIC_CPU_IPI_DISPATCH_0		0x00040
79*4882a593Smuzhiyun #define MPIC_CPU_IPI_DISPATCH_1		0x00050
80*4882a593Smuzhiyun #define MPIC_CPU_IPI_DISPATCH_2		0x00060
81*4882a593Smuzhiyun #define MPIC_CPU_IPI_DISPATCH_3		0x00070
82*4882a593Smuzhiyun #define MPIC_CPU_IPI_DISPATCH_STRIDE	0x00010
83*4882a593Smuzhiyun #define MPIC_CPU_CURRENT_TASK_PRI	0x00080
84*4882a593Smuzhiyun #define 	MPIC_CPU_TASKPRI_MASK			0x0000000f
85*4882a593Smuzhiyun #define MPIC_CPU_WHOAMI			0x00090
86*4882a593Smuzhiyun #define 	MPIC_CPU_WHOAMI_MASK			0x0000001f
87*4882a593Smuzhiyun #define MPIC_CPU_INTACK			0x000a0
88*4882a593Smuzhiyun #define MPIC_CPU_EOI			0x000b0
89*4882a593Smuzhiyun #define MPIC_CPU_MCACK			0x000c0
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun  * Per-source registers
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define MPIC_IRQ_BASE			0x10000
96*4882a593Smuzhiyun #define MPIC_IRQ_STRIDE			0x00020
97*4882a593Smuzhiyun #define MPIC_IRQ_VECTOR_PRI		0x00000
98*4882a593Smuzhiyun #define 	MPIC_VECPRI_MASK			0x80000000
99*4882a593Smuzhiyun #define 	MPIC_VECPRI_ACTIVITY			0x40000000	/* Read Only */
100*4882a593Smuzhiyun #define 	MPIC_VECPRI_PRIORITY_MASK		0x000f0000
101*4882a593Smuzhiyun #define 	MPIC_VECPRI_PRIORITY_SHIFT		16
102*4882a593Smuzhiyun #define 	MPIC_VECPRI_VECTOR_MASK			0x000007ff
103*4882a593Smuzhiyun #define 	MPIC_VECPRI_POLARITY_POSITIVE		0x00800000
104*4882a593Smuzhiyun #define 	MPIC_VECPRI_POLARITY_NEGATIVE		0x00000000
105*4882a593Smuzhiyun #define 	MPIC_VECPRI_POLARITY_MASK		0x00800000
106*4882a593Smuzhiyun #define 	MPIC_VECPRI_SENSE_LEVEL			0x00400000
107*4882a593Smuzhiyun #define 	MPIC_VECPRI_SENSE_EDGE			0x00000000
108*4882a593Smuzhiyun #define 	MPIC_VECPRI_SENSE_MASK			0x00400000
109*4882a593Smuzhiyun #define MPIC_IRQ_DESTINATION		0x00010
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MPIC_FSL_BRR1			0x00000
112*4882a593Smuzhiyun #define 	MPIC_FSL_BRR1_VER			0x0000ffff
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define MPIC_MAX_IRQ_SOURCES	2048
115*4882a593Smuzhiyun #define MPIC_MAX_CPUS		32
116*4882a593Smuzhiyun #define MPIC_MAX_ISU		32
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define MPIC_MAX_ERR      32
119*4882a593Smuzhiyun #define MPIC_FSL_ERR_INT  16
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /*
122*4882a593Smuzhiyun  * Tsi108 implementation of MPIC has many differences from the original one
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun  * Global registers
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define TSI108_GREG_BASE		0x00000
130*4882a593Smuzhiyun #define TSI108_GREG_FEATURE_0		0x00000
131*4882a593Smuzhiyun #define TSI108_GREG_GLOBAL_CONF_0	0x00004
132*4882a593Smuzhiyun #define TSI108_GREG_VENDOR_ID		0x0000c
133*4882a593Smuzhiyun #define TSI108_GREG_IPI_VECTOR_PRI_0	0x00204		/* Doorbell 0 */
134*4882a593Smuzhiyun #define TSI108_GREG_IPI_STRIDE		0x0c
135*4882a593Smuzhiyun #define TSI108_GREG_SPURIOUS		0x00010
136*4882a593Smuzhiyun #define TSI108_GREG_TIMER_FREQ		0x00014
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun  * Timer registers
140*4882a593Smuzhiyun  */
141*4882a593Smuzhiyun #define TSI108_TIMER_BASE		0x0030
142*4882a593Smuzhiyun #define TSI108_TIMER_STRIDE		0x10
143*4882a593Smuzhiyun #define TSI108_TIMER_CURRENT_CNT	0x00000
144*4882a593Smuzhiyun #define TSI108_TIMER_BASE_CNT		0x00004
145*4882a593Smuzhiyun #define TSI108_TIMER_VECTOR_PRI		0x00008
146*4882a593Smuzhiyun #define TSI108_TIMER_DESTINATION	0x0000c
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /*
149*4882a593Smuzhiyun  * Per-Processor registers
150*4882a593Smuzhiyun  */
151*4882a593Smuzhiyun #define TSI108_CPU_BASE			0x00300
152*4882a593Smuzhiyun #define TSI108_CPU_STRIDE		0x00040
153*4882a593Smuzhiyun #define TSI108_CPU_IPI_DISPATCH_0	0x00200
154*4882a593Smuzhiyun #define TSI108_CPU_IPI_DISPATCH_STRIDE	0x00000
155*4882a593Smuzhiyun #define TSI108_CPU_CURRENT_TASK_PRI	0x00000
156*4882a593Smuzhiyun #define TSI108_CPU_WHOAMI		0xffffffff
157*4882a593Smuzhiyun #define TSI108_CPU_INTACK		0x00004
158*4882a593Smuzhiyun #define TSI108_CPU_EOI			0x00008
159*4882a593Smuzhiyun #define TSI108_CPU_MCACK		0x00004 /* Doesn't really exist here */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun  * Per-source registers
163*4882a593Smuzhiyun  */
164*4882a593Smuzhiyun #define TSI108_IRQ_BASE			0x00100
165*4882a593Smuzhiyun #define TSI108_IRQ_STRIDE		0x00008
166*4882a593Smuzhiyun #define TSI108_IRQ_VECTOR_PRI		0x00000
167*4882a593Smuzhiyun #define TSI108_VECPRI_VECTOR_MASK	0x000000ff
168*4882a593Smuzhiyun #define TSI108_VECPRI_POLARITY_POSITIVE	0x01000000
169*4882a593Smuzhiyun #define TSI108_VECPRI_POLARITY_NEGATIVE	0x00000000
170*4882a593Smuzhiyun #define TSI108_VECPRI_SENSE_LEVEL	0x02000000
171*4882a593Smuzhiyun #define TSI108_VECPRI_SENSE_EDGE	0x00000000
172*4882a593Smuzhiyun #define TSI108_VECPRI_POLARITY_MASK	0x01000000
173*4882a593Smuzhiyun #define TSI108_VECPRI_SENSE_MASK	0x02000000
174*4882a593Smuzhiyun #define TSI108_IRQ_DESTINATION		0x00004
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* weird mpic register indices and mask bits in the HW info array */
177*4882a593Smuzhiyun enum {
178*4882a593Smuzhiyun 	MPIC_IDX_GREG_BASE = 0,
179*4882a593Smuzhiyun 	MPIC_IDX_GREG_FEATURE_0,
180*4882a593Smuzhiyun 	MPIC_IDX_GREG_GLOBAL_CONF_0,
181*4882a593Smuzhiyun 	MPIC_IDX_GREG_VENDOR_ID,
182*4882a593Smuzhiyun 	MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
183*4882a593Smuzhiyun 	MPIC_IDX_GREG_IPI_STRIDE,
184*4882a593Smuzhiyun 	MPIC_IDX_GREG_SPURIOUS,
185*4882a593Smuzhiyun 	MPIC_IDX_GREG_TIMER_FREQ,
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	MPIC_IDX_TIMER_BASE,
188*4882a593Smuzhiyun 	MPIC_IDX_TIMER_STRIDE,
189*4882a593Smuzhiyun 	MPIC_IDX_TIMER_CURRENT_CNT,
190*4882a593Smuzhiyun 	MPIC_IDX_TIMER_BASE_CNT,
191*4882a593Smuzhiyun 	MPIC_IDX_TIMER_VECTOR_PRI,
192*4882a593Smuzhiyun 	MPIC_IDX_TIMER_DESTINATION,
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	MPIC_IDX_CPU_BASE,
195*4882a593Smuzhiyun 	MPIC_IDX_CPU_STRIDE,
196*4882a593Smuzhiyun 	MPIC_IDX_CPU_IPI_DISPATCH_0,
197*4882a593Smuzhiyun 	MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
198*4882a593Smuzhiyun 	MPIC_IDX_CPU_CURRENT_TASK_PRI,
199*4882a593Smuzhiyun 	MPIC_IDX_CPU_WHOAMI,
200*4882a593Smuzhiyun 	MPIC_IDX_CPU_INTACK,
201*4882a593Smuzhiyun 	MPIC_IDX_CPU_EOI,
202*4882a593Smuzhiyun 	MPIC_IDX_CPU_MCACK,
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	MPIC_IDX_IRQ_BASE,
205*4882a593Smuzhiyun 	MPIC_IDX_IRQ_STRIDE,
206*4882a593Smuzhiyun 	MPIC_IDX_IRQ_VECTOR_PRI,
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_VECTOR_MASK,
209*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_POLARITY_POSITIVE,
210*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
211*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_SENSE_LEVEL,
212*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_SENSE_EDGE,
213*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_POLARITY_MASK,
214*4882a593Smuzhiyun 	MPIC_IDX_VECPRI_SENSE_MASK,
215*4882a593Smuzhiyun 	MPIC_IDX_IRQ_DESTINATION,
216*4882a593Smuzhiyun 	MPIC_IDX_END
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #ifdef CONFIG_MPIC_U3_HT_IRQS
221*4882a593Smuzhiyun /* Fixup table entry */
222*4882a593Smuzhiyun struct mpic_irq_fixup
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun 	u8 __iomem	*base;
225*4882a593Smuzhiyun 	u8 __iomem	*applebase;
226*4882a593Smuzhiyun 	u32		data;
227*4882a593Smuzhiyun 	unsigned int	index;
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun #endif /* CONFIG_MPIC_U3_HT_IRQS */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun enum mpic_reg_type {
233*4882a593Smuzhiyun 	mpic_access_mmio_le,
234*4882a593Smuzhiyun 	mpic_access_mmio_be,
235*4882a593Smuzhiyun #ifdef CONFIG_PPC_DCR
236*4882a593Smuzhiyun 	mpic_access_dcr
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun struct mpic_reg_bank {
241*4882a593Smuzhiyun 	u32 __iomem	*base;
242*4882a593Smuzhiyun #ifdef CONFIG_PPC_DCR
243*4882a593Smuzhiyun 	dcr_host_t	dhost;
244*4882a593Smuzhiyun #endif /* CONFIG_PPC_DCR */
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun struct mpic_irq_save {
248*4882a593Smuzhiyun 	u32		vecprio,
249*4882a593Smuzhiyun 			dest;
250*4882a593Smuzhiyun #ifdef CONFIG_MPIC_U3_HT_IRQS
251*4882a593Smuzhiyun 	u32		fixup_data;
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* The instance data of a given MPIC */
256*4882a593Smuzhiyun struct mpic
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	/* The OpenFirmware dt node for this MPIC */
259*4882a593Smuzhiyun 	struct device_node *node;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* The remapper for this MPIC */
262*4882a593Smuzhiyun 	struct irq_domain	*irqhost;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* The "linux" controller struct */
265*4882a593Smuzhiyun 	struct irq_chip		hc_irq;
266*4882a593Smuzhiyun #ifdef CONFIG_MPIC_U3_HT_IRQS
267*4882a593Smuzhiyun 	struct irq_chip		hc_ht_irq;
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun #ifdef CONFIG_SMP
270*4882a593Smuzhiyun 	struct irq_chip		hc_ipi;
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun 	struct irq_chip		hc_tm;
273*4882a593Smuzhiyun 	struct irq_chip		hc_err;
274*4882a593Smuzhiyun 	const char		*name;
275*4882a593Smuzhiyun 	/* Flags */
276*4882a593Smuzhiyun 	unsigned int		flags;
277*4882a593Smuzhiyun 	/* How many irq sources in a given ISU */
278*4882a593Smuzhiyun 	unsigned int		isu_size;
279*4882a593Smuzhiyun 	unsigned int		isu_shift;
280*4882a593Smuzhiyun 	unsigned int		isu_mask;
281*4882a593Smuzhiyun 	/* Number of sources */
282*4882a593Smuzhiyun 	unsigned int		num_sources;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	/* vector numbers used for internal sources (ipi/timers) */
285*4882a593Smuzhiyun 	unsigned int		ipi_vecs[4];
286*4882a593Smuzhiyun 	unsigned int		timer_vecs[8];
287*4882a593Smuzhiyun 	/* vector numbers used for FSL MPIC error interrupts */
288*4882a593Smuzhiyun 	unsigned int		err_int_vecs[MPIC_MAX_ERR];
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Spurious vector to program into unused sources */
291*4882a593Smuzhiyun 	unsigned int		spurious_vec;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #ifdef CONFIG_MPIC_U3_HT_IRQS
294*4882a593Smuzhiyun 	/* The fixup table */
295*4882a593Smuzhiyun 	struct mpic_irq_fixup	*fixups;
296*4882a593Smuzhiyun 	raw_spinlock_t	fixup_lock;
297*4882a593Smuzhiyun #endif
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Register access method */
300*4882a593Smuzhiyun 	enum mpic_reg_type	reg_type;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* The physical base address of the MPIC */
303*4882a593Smuzhiyun 	phys_addr_t paddr;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* The various ioremap'ed bases */
306*4882a593Smuzhiyun 	struct mpic_reg_bank	thiscpuregs;
307*4882a593Smuzhiyun 	struct mpic_reg_bank	gregs;
308*4882a593Smuzhiyun 	struct mpic_reg_bank	tmregs;
309*4882a593Smuzhiyun 	struct mpic_reg_bank	cpuregs[MPIC_MAX_CPUS];
310*4882a593Smuzhiyun 	struct mpic_reg_bank	isus[MPIC_MAX_ISU];
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* ioremap'ed base for error interrupt registers */
313*4882a593Smuzhiyun 	u32 __iomem	*err_regs;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/* Protected sources */
316*4882a593Smuzhiyun 	unsigned long		*protected;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #ifdef CONFIG_MPIC_WEIRD
319*4882a593Smuzhiyun 	/* Pointer to HW info array */
320*4882a593Smuzhiyun 	u32			*hw_set;
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
324*4882a593Smuzhiyun 	struct msi_bitmap	msi_bitmap;
325*4882a593Smuzhiyun #endif
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #ifdef CONFIG_MPIC_BROKEN_REGREAD
328*4882a593Smuzhiyun 	u32			isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
329*4882a593Smuzhiyun #endif
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* link */
332*4882a593Smuzhiyun 	struct mpic		*next;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun #ifdef CONFIG_PM
335*4882a593Smuzhiyun 	struct mpic_irq_save	*save_data;
336*4882a593Smuzhiyun #endif
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun extern struct bus_type mpic_subsys;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /*
342*4882a593Smuzhiyun  * MPIC flags (passed to mpic_alloc)
343*4882a593Smuzhiyun  *
344*4882a593Smuzhiyun  * The top 4 bits contain an MPIC bhw id that is used to index the
345*4882a593Smuzhiyun  * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
346*4882a593Smuzhiyun  * Note setting any ID (leaving those bits to 0) means standard MPIC
347*4882a593Smuzhiyun  */
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun  * This is a secondary ("chained") controller; it only uses the CPU0
351*4882a593Smuzhiyun  * registers.  Primary controllers have IPIs and affinity control.
352*4882a593Smuzhiyun  */
353*4882a593Smuzhiyun #define MPIC_SECONDARY			0x00000001
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun /* Set this for a big-endian MPIC */
356*4882a593Smuzhiyun #define MPIC_BIG_ENDIAN			0x00000002
357*4882a593Smuzhiyun /* Broken U3 MPIC */
358*4882a593Smuzhiyun #define MPIC_U3_HT_IRQS			0x00000004
359*4882a593Smuzhiyun /* Broken IPI registers (autodetected) */
360*4882a593Smuzhiyun #define MPIC_BROKEN_IPI			0x00000008
361*4882a593Smuzhiyun /* Spurious vector requires EOI */
362*4882a593Smuzhiyun #define MPIC_SPV_EOI			0x00000020
363*4882a593Smuzhiyun /* No passthrough disable */
364*4882a593Smuzhiyun #define MPIC_NO_PTHROU_DIS		0x00000040
365*4882a593Smuzhiyun /* DCR based MPIC */
366*4882a593Smuzhiyun #define MPIC_USES_DCR			0x00000080
367*4882a593Smuzhiyun /* MPIC has 11-bit vector fields (or larger) */
368*4882a593Smuzhiyun #define MPIC_LARGE_VECTORS		0x00000100
369*4882a593Smuzhiyun /* Enable delivery of prio 15 interrupts as MCK instead of EE */
370*4882a593Smuzhiyun #define MPIC_ENABLE_MCK			0x00000200
371*4882a593Smuzhiyun /* Disable bias among target selection, spread interrupts evenly */
372*4882a593Smuzhiyun #define MPIC_NO_BIAS			0x00000400
373*4882a593Smuzhiyun /* Destination only supports a single CPU at a time */
374*4882a593Smuzhiyun #define MPIC_SINGLE_DEST_CPU		0x00001000
375*4882a593Smuzhiyun /* Enable CoreInt delivery of interrupts */
376*4882a593Smuzhiyun #define MPIC_ENABLE_COREINT		0x00002000
377*4882a593Smuzhiyun /* Do not reset the MPIC during initialization */
378*4882a593Smuzhiyun #define MPIC_NO_RESET			0x00004000
379*4882a593Smuzhiyun /* Freescale MPIC (compatible includes "fsl,mpic") */
380*4882a593Smuzhiyun #define MPIC_FSL			0x00008000
381*4882a593Smuzhiyun /* Freescale MPIC supports EIMR (error interrupt mask register).
382*4882a593Smuzhiyun  * This flag is set for MPIC version >= 4.1 (version determined
383*4882a593Smuzhiyun  * from the BRR1 register).
384*4882a593Smuzhiyun */
385*4882a593Smuzhiyun #define MPIC_FSL_HAS_EIMR		0x00010000
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* MPIC HW modification ID */
388*4882a593Smuzhiyun #define MPIC_REGSET_MASK		0xf0000000
389*4882a593Smuzhiyun #define MPIC_REGSET(val)		(((val) & 0xf ) << 28)
390*4882a593Smuzhiyun #define MPIC_GET_REGSET(flags)		(((flags) >> 28) & 0xf)
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun #define	MPIC_REGSET_STANDARD		MPIC_REGSET(0)	/* Original MPIC */
393*4882a593Smuzhiyun #define	MPIC_REGSET_TSI108		MPIC_REGSET(1)	/* Tsi108/109 PIC */
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* Get the version of primary MPIC */
396*4882a593Smuzhiyun #ifdef CONFIG_MPIC
397*4882a593Smuzhiyun extern u32 fsl_mpic_primary_get_version(void);
398*4882a593Smuzhiyun #else
fsl_mpic_primary_get_version(void)399*4882a593Smuzhiyun static inline u32 fsl_mpic_primary_get_version(void)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #endif
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun /* Allocate the controller structure and setup the linux irq descs
406*4882a593Smuzhiyun  * for the range if interrupts passed in. No HW initialization is
407*4882a593Smuzhiyun  * actually performed.
408*4882a593Smuzhiyun  *
409*4882a593Smuzhiyun  * @phys_addr:	physial base address of the MPIC
410*4882a593Smuzhiyun  * @flags:	flags, see constants above
411*4882a593Smuzhiyun  * @isu_size:	number of interrupts in an ISU. Use 0 to use a
412*4882a593Smuzhiyun  *              standard ISU-less setup (aka powermac)
413*4882a593Smuzhiyun  * @irq_offset: first irq number to assign to this mpic
414*4882a593Smuzhiyun  * @irq_count:  number of irqs to use with this mpic IRQ sources. Pass 0
415*4882a593Smuzhiyun  *	        to match the number of sources
416*4882a593Smuzhiyun  * @ipi_offset: first irq number to assign to this mpic IPI sources,
417*4882a593Smuzhiyun  *		used only on primary mpic
418*4882a593Smuzhiyun  * @senses:	array of sense values
419*4882a593Smuzhiyun  * @senses_num: number of entries in the array
420*4882a593Smuzhiyun  *
421*4882a593Smuzhiyun  * Note about the sense array. If none is passed, all interrupts are
422*4882a593Smuzhiyun  * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
423*4882a593Smuzhiyun  * case they are edge positive (and the array is ignored anyway).
424*4882a593Smuzhiyun  * The values in the array start at the first source of the MPIC,
425*4882a593Smuzhiyun  * that is senses[0] correspond to linux irq "irq_offset".
426*4882a593Smuzhiyun  */
427*4882a593Smuzhiyun extern struct mpic *mpic_alloc(struct device_node *node,
428*4882a593Smuzhiyun 			       phys_addr_t phys_addr,
429*4882a593Smuzhiyun 			       unsigned int flags,
430*4882a593Smuzhiyun 			       unsigned int isu_size,
431*4882a593Smuzhiyun 			       unsigned int irq_count,
432*4882a593Smuzhiyun 			       const char *name);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun /* Assign ISUs, to call before mpic_init()
435*4882a593Smuzhiyun  *
436*4882a593Smuzhiyun  * @mpic:	controller structure as returned by mpic_alloc()
437*4882a593Smuzhiyun  * @isu_num:	ISU number
438*4882a593Smuzhiyun  * @phys_addr:	physical address of the ISU
439*4882a593Smuzhiyun  */
440*4882a593Smuzhiyun extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
441*4882a593Smuzhiyun 			    phys_addr_t phys_addr);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* Initialize the controller. After this has been called, none of the above
445*4882a593Smuzhiyun  * should be called again for this mpic
446*4882a593Smuzhiyun  */
447*4882a593Smuzhiyun extern void mpic_init(struct mpic *mpic);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun  * All of the following functions must only be used after the
451*4882a593Smuzhiyun  * ISUs have been assigned and the controller fully initialized
452*4882a593Smuzhiyun  * with mpic_init()
453*4882a593Smuzhiyun  */
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /* Change the priority of an interrupt. Default is 8 for irqs and
457*4882a593Smuzhiyun  * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
458*4882a593Smuzhiyun  * IPI number is then the offset'ed (linux irq number mapped to the IPI)
459*4882a593Smuzhiyun  */
460*4882a593Smuzhiyun extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /* Setup a non-boot CPU */
463*4882a593Smuzhiyun extern void mpic_setup_this_cpu(void);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* Clean up for kexec (or cpu offline or ...) */
466*4882a593Smuzhiyun extern void mpic_teardown_this_cpu(int secondary);
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* Get the current cpu priority for this cpu (0..15) */
469*4882a593Smuzhiyun extern int mpic_cpu_get_priority(void);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun /* Set the current cpu priority for this cpu */
472*4882a593Smuzhiyun extern void mpic_cpu_set_priority(int prio);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /* Request IPIs on primary mpic */
475*4882a593Smuzhiyun extern void mpic_request_ipis(void);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun /* Send a message (IPI) to a given target (cpu number or MSG_*) */
478*4882a593Smuzhiyun void smp_mpic_message_pass(int target, int msg);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun /* Unmask a specific virq */
481*4882a593Smuzhiyun extern void mpic_unmask_irq(struct irq_data *d);
482*4882a593Smuzhiyun /* Mask a specific virq */
483*4882a593Smuzhiyun extern void mpic_mask_irq(struct irq_data *d);
484*4882a593Smuzhiyun /* EOI a specific virq */
485*4882a593Smuzhiyun extern void mpic_end_irq(struct irq_data *d);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun /* Fetch interrupt from a given mpic */
488*4882a593Smuzhiyun extern unsigned int mpic_get_one_irq(struct mpic *mpic);
489*4882a593Smuzhiyun /* This one gets from the primary mpic */
490*4882a593Smuzhiyun extern unsigned int mpic_get_irq(void);
491*4882a593Smuzhiyun /* This one gets from the primary mpic via CoreInt*/
492*4882a593Smuzhiyun extern unsigned int mpic_get_coreint_irq(void);
493*4882a593Smuzhiyun /* Fetch Machine Check interrupt from primary mpic */
494*4882a593Smuzhiyun extern unsigned int mpic_get_mcirq(void);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #endif /* __KERNEL__ */
497*4882a593Smuzhiyun #endif	/* _ASM_POWERPC_MPIC_H */
498