xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/dcr-native.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (c) Copyright 2006 Benjamin Herrenschmidt, IBM Corp.
4*4882a593Smuzhiyun  *                    <benh@kernel.crashing.org>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _ASM_POWERPC_DCR_NATIVE_H
8*4882a593Smuzhiyun #define _ASM_POWERPC_DCR_NATIVE_H
9*4882a593Smuzhiyun #ifdef __KERNEL__
10*4882a593Smuzhiyun #ifndef __ASSEMBLY__
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun #include <asm/cputable.h>
14*4882a593Smuzhiyun #include <asm/cpu_has_feature.h>
15*4882a593Smuzhiyun #include <linux/stringify.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun typedef struct {
18*4882a593Smuzhiyun 	unsigned int base;
19*4882a593Smuzhiyun } dcr_host_native_t;
20*4882a593Smuzhiyun 
dcr_map_ok_native(dcr_host_native_t host)21*4882a593Smuzhiyun static inline bool dcr_map_ok_native(dcr_host_native_t host)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	return true;
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define dcr_map_native(dev, dcr_n, dcr_c) \
27*4882a593Smuzhiyun 	((dcr_host_native_t){ .base = (dcr_n) })
28*4882a593Smuzhiyun #define dcr_unmap_native(host, dcr_c)		do {} while (0)
29*4882a593Smuzhiyun #define dcr_read_native(host, dcr_n)		mfdcr(dcr_n + host.base)
30*4882a593Smuzhiyun #define dcr_write_native(host, dcr_n, value)	mtdcr(dcr_n + host.base, value)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Table based DCR accessors */
33*4882a593Smuzhiyun extern void __mtdcr(unsigned int reg, unsigned int val);
34*4882a593Smuzhiyun extern unsigned int __mfdcr(unsigned int reg);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* mfdcrx/mtdcrx instruction based accessors. We hand code
37*4882a593Smuzhiyun  * the opcodes in order not to depend on newer binutils
38*4882a593Smuzhiyun  */
mfdcrx(unsigned int reg)39*4882a593Smuzhiyun static inline unsigned int mfdcrx(unsigned int reg)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	unsigned int ret;
42*4882a593Smuzhiyun 	asm volatile(".long 0x7c000206 | (%0 << 21) | (%1 << 16)"
43*4882a593Smuzhiyun 		     : "=r" (ret) : "r" (reg));
44*4882a593Smuzhiyun 	return ret;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
mtdcrx(unsigned int reg,unsigned int val)47*4882a593Smuzhiyun static inline void mtdcrx(unsigned int reg, unsigned int val)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	asm volatile(".long 0x7c000306 | (%0 << 21) | (%1 << 16)"
50*4882a593Smuzhiyun 		     : : "r" (val), "r" (reg));
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define mfdcr(rn)						\
54*4882a593Smuzhiyun 	({unsigned int rval;					\
55*4882a593Smuzhiyun 	if (__builtin_constant_p(rn) && rn < 1024)		\
56*4882a593Smuzhiyun 		asm volatile("mfdcr %0, %1" : "=r" (rval)	\
57*4882a593Smuzhiyun 			      : "n" (rn));			\
58*4882a593Smuzhiyun 	else if (likely(cpu_has_feature(CPU_FTR_INDEXED_DCR)))	\
59*4882a593Smuzhiyun 		rval = mfdcrx(rn);				\
60*4882a593Smuzhiyun 	else							\
61*4882a593Smuzhiyun 		rval = __mfdcr(rn);				\
62*4882a593Smuzhiyun 	rval;})
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define mtdcr(rn, v)						\
65*4882a593Smuzhiyun do {								\
66*4882a593Smuzhiyun 	if (__builtin_constant_p(rn) && rn < 1024)		\
67*4882a593Smuzhiyun 		asm volatile("mtdcr %0, %1"			\
68*4882a593Smuzhiyun 			      : : "n" (rn), "r" (v));		\
69*4882a593Smuzhiyun 	else if (likely(cpu_has_feature(CPU_FTR_INDEXED_DCR)))	\
70*4882a593Smuzhiyun 		mtdcrx(rn, v);					\
71*4882a593Smuzhiyun 	else							\
72*4882a593Smuzhiyun 		__mtdcr(rn, v);					\
73*4882a593Smuzhiyun } while (0)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* R/W of indirect DCRs make use of standard naming conventions for DCRs */
76*4882a593Smuzhiyun extern spinlock_t dcr_ind_lock;
77*4882a593Smuzhiyun 
__mfdcri(int base_addr,int base_data,int reg)78*4882a593Smuzhiyun static inline unsigned __mfdcri(int base_addr, int base_data, int reg)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	unsigned long flags;
81*4882a593Smuzhiyun 	unsigned int val;
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	spin_lock_irqsave(&dcr_ind_lock, flags);
84*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_INDEXED_DCR)) {
85*4882a593Smuzhiyun 		mtdcrx(base_addr, reg);
86*4882a593Smuzhiyun 		val = mfdcrx(base_data);
87*4882a593Smuzhiyun 	} else {
88*4882a593Smuzhiyun 		__mtdcr(base_addr, reg);
89*4882a593Smuzhiyun 		val = __mfdcr(base_data);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dcr_ind_lock, flags);
92*4882a593Smuzhiyun 	return val;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
__mtdcri(int base_addr,int base_data,int reg,unsigned val)95*4882a593Smuzhiyun static inline void __mtdcri(int base_addr, int base_data, int reg,
96*4882a593Smuzhiyun 			    unsigned val)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned long flags;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	spin_lock_irqsave(&dcr_ind_lock, flags);
101*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_INDEXED_DCR)) {
102*4882a593Smuzhiyun 		mtdcrx(base_addr, reg);
103*4882a593Smuzhiyun 		mtdcrx(base_data, val);
104*4882a593Smuzhiyun 	} else {
105*4882a593Smuzhiyun 		__mtdcr(base_addr, reg);
106*4882a593Smuzhiyun 		__mtdcr(base_data, val);
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dcr_ind_lock, flags);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
__dcri_clrset(int base_addr,int base_data,int reg,unsigned clr,unsigned set)111*4882a593Smuzhiyun static inline void __dcri_clrset(int base_addr, int base_data, int reg,
112*4882a593Smuzhiyun 				 unsigned clr, unsigned set)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	unsigned long flags;
115*4882a593Smuzhiyun 	unsigned int val;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	spin_lock_irqsave(&dcr_ind_lock, flags);
118*4882a593Smuzhiyun 	if (cpu_has_feature(CPU_FTR_INDEXED_DCR)) {
119*4882a593Smuzhiyun 		mtdcrx(base_addr, reg);
120*4882a593Smuzhiyun 		val = (mfdcrx(base_data) & ~clr) | set;
121*4882a593Smuzhiyun 		mtdcrx(base_data, val);
122*4882a593Smuzhiyun 	} else {
123*4882a593Smuzhiyun 		__mtdcr(base_addr, reg);
124*4882a593Smuzhiyun 		val = (__mfdcr(base_data) & ~clr) | set;
125*4882a593Smuzhiyun 		__mtdcr(base_data, val);
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dcr_ind_lock, flags);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define mfdcri(base, reg)	__mfdcri(DCRN_ ## base ## _CONFIG_ADDR,	\
131*4882a593Smuzhiyun 					 DCRN_ ## base ## _CONFIG_DATA,	\
132*4882a593Smuzhiyun 					 reg)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define mtdcri(base, reg, data)	__mtdcri(DCRN_ ## base ## _CONFIG_ADDR,	\
135*4882a593Smuzhiyun 					 DCRN_ ## base ## _CONFIG_DATA,	\
136*4882a593Smuzhiyun 					 reg, data)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define dcri_clrset(base, reg, clr, set)	__dcri_clrset(DCRN_ ## base ## _CONFIG_ADDR,	\
139*4882a593Smuzhiyun 							      DCRN_ ## base ## _CONFIG_DATA,	\
140*4882a593Smuzhiyun 							      reg, clr, set)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
143*4882a593Smuzhiyun #endif /* __KERNEL__ */
144*4882a593Smuzhiyun #endif /* _ASM_POWERPC_DCR_NATIVE_H */
145