1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef __ASM_POWERPC_CPUTABLE_H
3*4882a593Smuzhiyun #define __ASM_POWERPC_CPUTABLE_H
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/types.h>
7*4882a593Smuzhiyun #include <uapi/asm/cputable.h>
8*4882a593Smuzhiyun #include <asm/asm-const.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #ifndef __ASSEMBLY__
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* This structure can grow, it's real size is used by head.S code
13*4882a593Smuzhiyun * via the mkdefs mechanism.
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun struct cpu_spec;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
18*4882a593Smuzhiyun typedef void (*cpu_restore_t)(void);
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun enum powerpc_oprofile_type {
21*4882a593Smuzhiyun PPC_OPROFILE_INVALID = 0,
22*4882a593Smuzhiyun PPC_OPROFILE_RS64 = 1,
23*4882a593Smuzhiyun PPC_OPROFILE_POWER4 = 2,
24*4882a593Smuzhiyun PPC_OPROFILE_G4 = 3,
25*4882a593Smuzhiyun PPC_OPROFILE_FSL_EMB = 4,
26*4882a593Smuzhiyun PPC_OPROFILE_CELL = 5,
27*4882a593Smuzhiyun PPC_OPROFILE_PA6T = 6,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun enum powerpc_pmc_type {
31*4882a593Smuzhiyun PPC_PMC_DEFAULT = 0,
32*4882a593Smuzhiyun PPC_PMC_IBM = 1,
33*4882a593Smuzhiyun PPC_PMC_PA6T = 2,
34*4882a593Smuzhiyun PPC_PMC_G4 = 3,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct pt_regs;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun extern int machine_check_generic(struct pt_regs *regs);
40*4882a593Smuzhiyun extern int machine_check_4xx(struct pt_regs *regs);
41*4882a593Smuzhiyun extern int machine_check_440A(struct pt_regs *regs);
42*4882a593Smuzhiyun extern int machine_check_e500mc(struct pt_regs *regs);
43*4882a593Smuzhiyun extern int machine_check_e500(struct pt_regs *regs);
44*4882a593Smuzhiyun extern int machine_check_e200(struct pt_regs *regs);
45*4882a593Smuzhiyun extern int machine_check_47x(struct pt_regs *regs);
46*4882a593Smuzhiyun int machine_check_8xx(struct pt_regs *regs);
47*4882a593Smuzhiyun int machine_check_83xx(struct pt_regs *regs);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun extern void cpu_down_flush_e500v2(void);
50*4882a593Smuzhiyun extern void cpu_down_flush_e500mc(void);
51*4882a593Smuzhiyun extern void cpu_down_flush_e5500(void);
52*4882a593Smuzhiyun extern void cpu_down_flush_e6500(void);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
55*4882a593Smuzhiyun struct cpu_spec {
56*4882a593Smuzhiyun /* CPU is matched via (PVR & pvr_mask) == pvr_value */
57*4882a593Smuzhiyun unsigned int pvr_mask;
58*4882a593Smuzhiyun unsigned int pvr_value;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun char *cpu_name;
61*4882a593Smuzhiyun unsigned long cpu_features; /* Kernel features */
62*4882a593Smuzhiyun unsigned int cpu_user_features; /* Userland features */
63*4882a593Smuzhiyun unsigned int cpu_user_features2; /* Userland features v2 */
64*4882a593Smuzhiyun unsigned int mmu_features; /* MMU features */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* cache line sizes */
67*4882a593Smuzhiyun unsigned int icache_bsize;
68*4882a593Smuzhiyun unsigned int dcache_bsize;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* flush caches inside the current cpu */
71*4882a593Smuzhiyun void (*cpu_down_flush)(void);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* number of performance monitor counters */
74*4882a593Smuzhiyun unsigned int num_pmcs;
75*4882a593Smuzhiyun enum powerpc_pmc_type pmc_type;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* this is called to initialize various CPU bits like L1 cache,
78*4882a593Smuzhiyun * BHT, SPD, etc... from head.S before branching to identify_machine
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun cpu_setup_t cpu_setup;
81*4882a593Smuzhiyun /* Used to restore cpu setup on secondary processors and at resume */
82*4882a593Smuzhiyun cpu_restore_t cpu_restore;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* Used by oprofile userspace to select the right counters */
85*4882a593Smuzhiyun char *oprofile_cpu_type;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Processor specific oprofile operations */
88*4882a593Smuzhiyun enum powerpc_oprofile_type oprofile_type;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Bit locations inside the mmcra change */
91*4882a593Smuzhiyun unsigned long oprofile_mmcra_sihv;
92*4882a593Smuzhiyun unsigned long oprofile_mmcra_sipr;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Bits to clear during an oprofile exception */
95*4882a593Smuzhiyun unsigned long oprofile_mmcra_clear;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Name of processor class, for the ELF AT_PLATFORM entry */
98*4882a593Smuzhiyun char *platform;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Processor specific machine check handling. Return negative
101*4882a593Smuzhiyun * if the error is fatal, 1 if it was fully recovered and 0 to
102*4882a593Smuzhiyun * pass up (not CPU originated) */
103*4882a593Smuzhiyun int (*machine_check)(struct pt_regs *regs);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Processor specific early machine check handler which is
107*4882a593Smuzhiyun * called in real mode to handle SLB and TLB errors.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun long (*machine_check_early)(struct pt_regs *regs);
110*4882a593Smuzhiyun };
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun extern struct cpu_spec *cur_cpu_spec;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun extern void set_cur_cpu_spec(struct cpu_spec *s);
117*4882a593Smuzhiyun extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
118*4882a593Smuzhiyun extern void identify_cpu_name(unsigned int pvr);
119*4882a593Smuzhiyun extern void do_feature_fixups(unsigned long value, void *fixup_start,
120*4882a593Smuzhiyun void *fixup_end);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun extern const char *powerpc_base_platform;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
125*4882a593Smuzhiyun extern void cpu_feature_keys_init(void);
126*4882a593Smuzhiyun #else
cpu_feature_keys_init(void)127*4882a593Smuzhiyun static inline void cpu_feature_keys_init(void) { }
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* CPU kernel features */
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Definitions for features that we have on both 32-bit and 64-bit chips */
135*4882a593Smuzhiyun #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001)
136*4882a593Smuzhiyun #define CPU_FTR_ALTIVEC ASM_CONST(0x00000002)
137*4882a593Smuzhiyun #define CPU_FTR_DBELL ASM_CONST(0x00000004)
138*4882a593Smuzhiyun #define CPU_FTR_CAN_NAP ASM_CONST(0x00000008)
139*4882a593Smuzhiyun #define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00000010)
140*4882a593Smuzhiyun #define CPU_FTR_NODSISRALIGN ASM_CONST(0x00000020)
141*4882a593Smuzhiyun #define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00000040)
142*4882a593Smuzhiyun #define CPU_FTR_LWSYNC ASM_CONST(0x00000080)
143*4882a593Smuzhiyun #define CPU_FTR_NOEXECUTE ASM_CONST(0x00000100)
144*4882a593Smuzhiyun #define CPU_FTR_EMB_HV ASM_CONST(0x00000200)
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Definitions for features that only exist on 32-bit chips */
147*4882a593Smuzhiyun #ifdef CONFIG_PPC32
148*4882a593Smuzhiyun #define CPU_FTR_L2CR ASM_CONST(0x00002000)
149*4882a593Smuzhiyun #define CPU_FTR_SPEC7450 ASM_CONST(0x00004000)
150*4882a593Smuzhiyun #define CPU_FTR_TAU ASM_CONST(0x00008000)
151*4882a593Smuzhiyun #define CPU_FTR_CAN_DOZE ASM_CONST(0x00010000)
152*4882a593Smuzhiyun #define CPU_FTR_L3CR ASM_CONST(0x00040000)
153*4882a593Smuzhiyun #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00080000)
154*4882a593Smuzhiyun #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00100000)
155*4882a593Smuzhiyun #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00200000)
156*4882a593Smuzhiyun #define CPU_FTR_NO_DPM ASM_CONST(0x00400000)
157*4882a593Smuzhiyun #define CPU_FTR_476_DD2 ASM_CONST(0x00800000)
158*4882a593Smuzhiyun #define CPU_FTR_NEED_COHERENT ASM_CONST(0x01000000)
159*4882a593Smuzhiyun #define CPU_FTR_NO_BTIC ASM_CONST(0x02000000)
160*4882a593Smuzhiyun #define CPU_FTR_PPC_LE ASM_CONST(0x04000000)
161*4882a593Smuzhiyun #define CPU_FTR_SPE ASM_CONST(0x10000000)
162*4882a593Smuzhiyun #define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x20000000)
163*4882a593Smuzhiyun #define CPU_FTR_INDEXED_DCR ASM_CONST(0x40000000)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #else /* CONFIG_PPC32 */
166*4882a593Smuzhiyun /* Define these to 0 for the sake of tests in common code */
167*4882a593Smuzhiyun #define CPU_FTR_PPC_LE (0)
168*4882a593Smuzhiyun #define CPU_FTR_SPE (0)
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /*
172*4882a593Smuzhiyun * Definitions for the 64-bit processor unique features;
173*4882a593Smuzhiyun * on 32-bit, make the names available but defined to be 0.
174*4882a593Smuzhiyun */
175*4882a593Smuzhiyun #ifdef __powerpc64__
176*4882a593Smuzhiyun #define LONG_ASM_CONST(x) ASM_CONST(x)
177*4882a593Smuzhiyun #else
178*4882a593Smuzhiyun #define LONG_ASM_CONST(x) 0
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #define CPU_FTR_REAL_LE LONG_ASM_CONST(0x0000000000001000)
182*4882a593Smuzhiyun #define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000000002000)
183*4882a593Smuzhiyun #define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000000008000)
184*4882a593Smuzhiyun #define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000000010000)
185*4882a593Smuzhiyun #define CPU_FTR_ARCH_300 LONG_ASM_CONST(0x0000000000020000)
186*4882a593Smuzhiyun #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000000000040000)
187*4882a593Smuzhiyun #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000000000080000)
188*4882a593Smuzhiyun #define CPU_FTR_SMT LONG_ASM_CONST(0x0000000000100000)
189*4882a593Smuzhiyun #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000000000200000)
190*4882a593Smuzhiyun #define CPU_FTR_PURR LONG_ASM_CONST(0x0000000000400000)
191*4882a593Smuzhiyun #define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000000000800000)
192*4882a593Smuzhiyun #define CPU_FTR_SPURR LONG_ASM_CONST(0x0000000001000000)
193*4882a593Smuzhiyun #define CPU_FTR_DSCR LONG_ASM_CONST(0x0000000002000000)
194*4882a593Smuzhiyun #define CPU_FTR_VSX LONG_ASM_CONST(0x0000000004000000)
195*4882a593Smuzhiyun #define CPU_FTR_SAO LONG_ASM_CONST(0x0000000008000000)
196*4882a593Smuzhiyun #define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000000010000000)
197*4882a593Smuzhiyun #define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0000000020000000)
198*4882a593Smuzhiyun #define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0000000040000000)
199*4882a593Smuzhiyun #define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0000000080000000)
200*4882a593Smuzhiyun #define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0000000100000000)
201*4882a593Smuzhiyun #define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0000000200000000)
202*4882a593Smuzhiyun /* LONG_ASM_CONST(0x0000000400000000) Free */
203*4882a593Smuzhiyun #define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0000000800000000)
204*4882a593Smuzhiyun #define CPU_FTR_TM LONG_ASM_CONST(0x0000001000000000)
205*4882a593Smuzhiyun #define CPU_FTR_CFAR LONG_ASM_CONST(0x0000002000000000)
206*4882a593Smuzhiyun #define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0000004000000000)
207*4882a593Smuzhiyun #define CPU_FTR_DAWR LONG_ASM_CONST(0x0000008000000000)
208*4882a593Smuzhiyun #define CPU_FTR_DABRX LONG_ASM_CONST(0x0000010000000000)
209*4882a593Smuzhiyun #define CPU_FTR_PMAO_BUG LONG_ASM_CONST(0x0000020000000000)
210*4882a593Smuzhiyun #define CPU_FTR_POWER9_DD2_1 LONG_ASM_CONST(0x0000080000000000)
211*4882a593Smuzhiyun #define CPU_FTR_P9_TM_HV_ASSIST LONG_ASM_CONST(0x0000100000000000)
212*4882a593Smuzhiyun #define CPU_FTR_P9_TM_XER_SO_BUG LONG_ASM_CONST(0x0000200000000000)
213*4882a593Smuzhiyun #define CPU_FTR_P9_TLBIE_STQ_BUG LONG_ASM_CONST(0x0000400000000000)
214*4882a593Smuzhiyun #define CPU_FTR_P9_TIDR LONG_ASM_CONST(0x0000800000000000)
215*4882a593Smuzhiyun #define CPU_FTR_P9_TLBIE_ERAT_BUG LONG_ASM_CONST(0x0001000000000000)
216*4882a593Smuzhiyun #define CPU_FTR_P9_RADIX_PREFETCH_BUG LONG_ASM_CONST(0x0002000000000000)
217*4882a593Smuzhiyun #define CPU_FTR_ARCH_31 LONG_ASM_CONST(0x0004000000000000)
218*4882a593Smuzhiyun #define CPU_FTR_DAWR1 LONG_ASM_CONST(0x0008000000000000)
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun #ifndef __ASSEMBLY__
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun #define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* We only set the altivec features if the kernel was compiled with altivec
227*4882a593Smuzhiyun * support
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun #ifdef CONFIG_ALTIVEC
230*4882a593Smuzhiyun #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
231*4882a593Smuzhiyun #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
232*4882a593Smuzhiyun #else
233*4882a593Smuzhiyun #define CPU_FTR_ALTIVEC_COMP 0
234*4882a593Smuzhiyun #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
235*4882a593Smuzhiyun #endif
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* We only set the VSX features if the kernel was compiled with VSX
238*4882a593Smuzhiyun * support
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun #ifdef CONFIG_VSX
241*4882a593Smuzhiyun #define CPU_FTR_VSX_COMP CPU_FTR_VSX
242*4882a593Smuzhiyun #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
243*4882a593Smuzhiyun #else
244*4882a593Smuzhiyun #define CPU_FTR_VSX_COMP 0
245*4882a593Smuzhiyun #define PPC_FEATURE_HAS_VSX_COMP 0
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* We only set the spe features if the kernel was compiled with spe
249*4882a593Smuzhiyun * support
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun #ifdef CONFIG_SPE
252*4882a593Smuzhiyun #define CPU_FTR_SPE_COMP CPU_FTR_SPE
253*4882a593Smuzhiyun #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
254*4882a593Smuzhiyun #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
255*4882a593Smuzhiyun #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
256*4882a593Smuzhiyun #else
257*4882a593Smuzhiyun #define CPU_FTR_SPE_COMP 0
258*4882a593Smuzhiyun #define PPC_FEATURE_HAS_SPE_COMP 0
259*4882a593Smuzhiyun #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
260*4882a593Smuzhiyun #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* We only set the TM feature if the kernel was compiled with TM supprt */
264*4882a593Smuzhiyun #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
265*4882a593Smuzhiyun #define CPU_FTR_TM_COMP CPU_FTR_TM
266*4882a593Smuzhiyun #define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM
267*4882a593Smuzhiyun #define PPC_FEATURE2_HTM_NOSC_COMP PPC_FEATURE2_HTM_NOSC
268*4882a593Smuzhiyun #else
269*4882a593Smuzhiyun #define CPU_FTR_TM_COMP 0
270*4882a593Smuzhiyun #define PPC_FEATURE2_HTM_COMP 0
271*4882a593Smuzhiyun #define PPC_FEATURE2_HTM_NOSC_COMP 0
272*4882a593Smuzhiyun #endif
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /* We need to mark all pages as being coherent if we're SMP or we have a
275*4882a593Smuzhiyun * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
276*4882a593Smuzhiyun * require it for PCI "streaming/prefetch" to work properly.
277*4882a593Smuzhiyun * This is also required by 52xx family.
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
280*4882a593Smuzhiyun || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
281*4882a593Smuzhiyun || defined(CONFIG_PPC_MPC52xx)
282*4882a593Smuzhiyun #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
283*4882a593Smuzhiyun #else
284*4882a593Smuzhiyun #define CPU_FTR_COMMON 0
285*4882a593Smuzhiyun #endif
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* The powersave features NAP & DOZE seems to confuse BDI when
288*4882a593Smuzhiyun debugging. So if a BDI is used, disable theses
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun #ifndef CONFIG_BDI_SWITCH
291*4882a593Smuzhiyun #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
292*4882a593Smuzhiyun #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
293*4882a593Smuzhiyun #else
294*4882a593Smuzhiyun #define CPU_FTR_MAYBE_CAN_DOZE 0
295*4882a593Smuzhiyun #define CPU_FTR_MAYBE_CAN_NAP 0
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun #define CPU_FTRS_603 (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
299*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE | CPU_FTR_NOEXECUTE)
300*4882a593Smuzhiyun #define CPU_FTRS_604 (CPU_FTR_COMMON | CPU_FTR_PPC_LE)
301*4882a593Smuzhiyun #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \
302*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
303*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
304*4882a593Smuzhiyun #define CPU_FTRS_740 (CPU_FTR_COMMON | \
305*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
306*4882a593Smuzhiyun CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
307*4882a593Smuzhiyun CPU_FTR_PPC_LE)
308*4882a593Smuzhiyun #define CPU_FTRS_750 (CPU_FTR_COMMON | \
309*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
310*4882a593Smuzhiyun CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
311*4882a593Smuzhiyun CPU_FTR_PPC_LE)
312*4882a593Smuzhiyun #define CPU_FTRS_750CL (CPU_FTRS_750)
313*4882a593Smuzhiyun #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
314*4882a593Smuzhiyun #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
315*4882a593Smuzhiyun #define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
316*4882a593Smuzhiyun #define CPU_FTRS_750GX (CPU_FTRS_750FX)
317*4882a593Smuzhiyun #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \
318*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
319*4882a593Smuzhiyun CPU_FTR_ALTIVEC_COMP | \
320*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
321*4882a593Smuzhiyun #define CPU_FTRS_7400 (CPU_FTR_COMMON | \
322*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_L2CR | \
323*4882a593Smuzhiyun CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
324*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
325*4882a593Smuzhiyun #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \
326*4882a593Smuzhiyun CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
327*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
328*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
329*4882a593Smuzhiyun #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \
330*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
331*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
332*4882a593Smuzhiyun CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
333*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
334*4882a593Smuzhiyun #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \
335*4882a593Smuzhiyun CPU_FTR_NEED_PAIRED_STWCX | \
336*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
337*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
338*4882a593Smuzhiyun CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
339*4882a593Smuzhiyun #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
340*4882a593Smuzhiyun CPU_FTR_NEED_PAIRED_STWCX | \
341*4882a593Smuzhiyun CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
342*4882a593Smuzhiyun CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
343*4882a593Smuzhiyun #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \
344*4882a593Smuzhiyun CPU_FTR_NEED_PAIRED_STWCX | \
345*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
346*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
347*4882a593Smuzhiyun CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
348*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
349*4882a593Smuzhiyun #define CPU_FTRS_7455 (CPU_FTR_COMMON | \
350*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
351*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
352*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
353*4882a593Smuzhiyun #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \
354*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
355*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
356*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
357*4882a593Smuzhiyun CPU_FTR_NEED_PAIRED_STWCX)
358*4882a593Smuzhiyun #define CPU_FTRS_7447 (CPU_FTR_COMMON | \
359*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
360*4882a593Smuzhiyun CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
361*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
362*4882a593Smuzhiyun #define CPU_FTRS_7447A (CPU_FTR_COMMON | \
363*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
364*4882a593Smuzhiyun CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
365*4882a593Smuzhiyun CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
366*4882a593Smuzhiyun #define CPU_FTRS_7448 (CPU_FTR_COMMON | \
367*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
368*4882a593Smuzhiyun CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
369*4882a593Smuzhiyun CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
370*4882a593Smuzhiyun #define CPU_FTRS_82XX (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_NOEXECUTE)
371*4882a593Smuzhiyun #define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
372*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NOEXECUTE)
373*4882a593Smuzhiyun #define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \
374*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | \
375*4882a593Smuzhiyun CPU_FTR_COMMON | CPU_FTR_NOEXECUTE)
376*4882a593Smuzhiyun #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
377*4882a593Smuzhiyun CPU_FTR_MAYBE_CAN_NAP | \
378*4882a593Smuzhiyun CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE | CPU_FTR_NOEXECUTE)
379*4882a593Smuzhiyun #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON)
380*4882a593Smuzhiyun #define CPU_FTRS_8XX (CPU_FTR_NOEXECUTE)
381*4882a593Smuzhiyun #define CPU_FTRS_40X (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
382*4882a593Smuzhiyun #define CPU_FTRS_44X (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
383*4882a593Smuzhiyun #define CPU_FTRS_440x6 (CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
384*4882a593Smuzhiyun CPU_FTR_INDEXED_DCR)
385*4882a593Smuzhiyun #define CPU_FTRS_47X (CPU_FTRS_440x6)
386*4882a593Smuzhiyun #define CPU_FTRS_E200 (CPU_FTR_SPE_COMP | \
387*4882a593Smuzhiyun CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
388*4882a593Smuzhiyun CPU_FTR_NOEXECUTE | \
389*4882a593Smuzhiyun CPU_FTR_DEBUG_LVL_EXC)
390*4882a593Smuzhiyun #define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | \
391*4882a593Smuzhiyun CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
392*4882a593Smuzhiyun CPU_FTR_NOEXECUTE)
393*4882a593Smuzhiyun #define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | \
394*4882a593Smuzhiyun CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
395*4882a593Smuzhiyun CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
396*4882a593Smuzhiyun #define CPU_FTRS_E500MC (CPU_FTR_NODSISRALIGN | \
397*4882a593Smuzhiyun CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
398*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * e5500/e6500 erratum A-006958 is a timebase bug that can use the
401*4882a593Smuzhiyun * same workaround as CPU_FTR_CELL_TB_BUG.
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun #define CPU_FTRS_E5500 (CPU_FTR_NODSISRALIGN | \
404*4882a593Smuzhiyun CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
405*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
406*4882a593Smuzhiyun CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
407*4882a593Smuzhiyun #define CPU_FTRS_E6500 (CPU_FTR_NODSISRALIGN | \
408*4882a593Smuzhiyun CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
409*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
410*4882a593Smuzhiyun CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
411*4882a593Smuzhiyun CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* 64-bit CPUs */
414*4882a593Smuzhiyun #define CPU_FTRS_PPC970 (CPU_FTR_LWSYNC | \
415*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
416*4882a593Smuzhiyun CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
417*4882a593Smuzhiyun CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
418*4882a593Smuzhiyun CPU_FTR_HVMODE | CPU_FTR_DABRX)
419*4882a593Smuzhiyun #define CPU_FTRS_POWER5 (CPU_FTR_LWSYNC | \
420*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
421*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
422*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
423*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
424*4882a593Smuzhiyun #define CPU_FTRS_POWER6 (CPU_FTR_LWSYNC | \
425*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
426*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
427*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
428*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
429*4882a593Smuzhiyun CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
430*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
431*4882a593Smuzhiyun CPU_FTR_DABRX)
432*4882a593Smuzhiyun #define CPU_FTRS_POWER7 (CPU_FTR_LWSYNC | \
433*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
434*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
435*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
436*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
437*4882a593Smuzhiyun CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \
438*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
439*4882a593Smuzhiyun CPU_FTR_CFAR | CPU_FTR_HVMODE | \
440*4882a593Smuzhiyun CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX )
441*4882a593Smuzhiyun #define CPU_FTRS_POWER8 (CPU_FTR_LWSYNC | \
442*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
443*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
444*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
445*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
446*4882a593Smuzhiyun CPU_FTR_DSCR | CPU_FTR_SAO | \
447*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
448*4882a593Smuzhiyun CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
449*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
450*4882a593Smuzhiyun CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP )
451*4882a593Smuzhiyun #define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
452*4882a593Smuzhiyun #define CPU_FTRS_POWER9 (CPU_FTR_LWSYNC | \
453*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
454*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
455*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
456*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
457*4882a593Smuzhiyun CPU_FTR_DSCR | CPU_FTR_SAO | \
458*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
459*4882a593Smuzhiyun CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
460*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
461*4882a593Smuzhiyun CPU_FTR_TM_COMP | CPU_FTR_ARCH_300 | CPU_FTR_P9_TLBIE_STQ_BUG | \
462*4882a593Smuzhiyun CPU_FTR_P9_TLBIE_ERAT_BUG | CPU_FTR_P9_TIDR)
463*4882a593Smuzhiyun #define CPU_FTRS_POWER9_DD2_0 (CPU_FTRS_POWER9 | CPU_FTR_P9_RADIX_PREFETCH_BUG)
464*4882a593Smuzhiyun #define CPU_FTRS_POWER9_DD2_1 (CPU_FTRS_POWER9 | \
465*4882a593Smuzhiyun CPU_FTR_P9_RADIX_PREFETCH_BUG | \
466*4882a593Smuzhiyun CPU_FTR_POWER9_DD2_1)
467*4882a593Smuzhiyun #define CPU_FTRS_POWER9_DD2_2 (CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD2_1 | \
468*4882a593Smuzhiyun CPU_FTR_P9_TM_HV_ASSIST | \
469*4882a593Smuzhiyun CPU_FTR_P9_TM_XER_SO_BUG)
470*4882a593Smuzhiyun #define CPU_FTRS_POWER10 (CPU_FTR_LWSYNC | \
471*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
472*4882a593Smuzhiyun CPU_FTR_MMCRA | CPU_FTR_SMT | \
473*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
474*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
475*4882a593Smuzhiyun CPU_FTR_DSCR | CPU_FTR_SAO | \
476*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
477*4882a593Smuzhiyun CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
478*4882a593Smuzhiyun CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_ARCH_207S | \
479*4882a593Smuzhiyun CPU_FTR_ARCH_300 | CPU_FTR_ARCH_31 | \
480*4882a593Smuzhiyun CPU_FTR_DAWR | CPU_FTR_DAWR1)
481*4882a593Smuzhiyun #define CPU_FTRS_CELL (CPU_FTR_LWSYNC | \
482*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
483*4882a593Smuzhiyun CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
484*4882a593Smuzhiyun CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
485*4882a593Smuzhiyun CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
486*4882a593Smuzhiyun #define CPU_FTRS_PA6T (CPU_FTR_LWSYNC | \
487*4882a593Smuzhiyun CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
488*4882a593Smuzhiyun CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
489*4882a593Smuzhiyun #define CPU_FTRS_COMPATIBLE (CPU_FTR_PPCAS_ARCH_V2)
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun #ifdef __powerpc64__
492*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3E
493*4882a593Smuzhiyun #define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500)
494*4882a593Smuzhiyun #else
495*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
496*4882a593Smuzhiyun #define CPU_FTRS_POSSIBLE \
497*4882a593Smuzhiyun (CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | CPU_FTRS_POWER8 | \
498*4882a593Smuzhiyun CPU_FTR_ALTIVEC_COMP | CPU_FTR_VSX_COMP | CPU_FTRS_POWER9 | \
499*4882a593Smuzhiyun CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
500*4882a593Smuzhiyun #else
501*4882a593Smuzhiyun #define CPU_FTRS_POSSIBLE \
502*4882a593Smuzhiyun (CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
503*4882a593Smuzhiyun CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
504*4882a593Smuzhiyun CPU_FTRS_POWER8 | CPU_FTRS_CELL | CPU_FTRS_PA6T | \
505*4882a593Smuzhiyun CPU_FTR_VSX_COMP | CPU_FTR_ALTIVEC_COMP | CPU_FTRS_POWER9 | \
506*4882a593Smuzhiyun CPU_FTRS_POWER9_DD2_1 | CPU_FTRS_POWER9_DD2_2 | CPU_FTRS_POWER10)
507*4882a593Smuzhiyun #endif /* CONFIG_CPU_LITTLE_ENDIAN */
508*4882a593Smuzhiyun #endif
509*4882a593Smuzhiyun #else
510*4882a593Smuzhiyun enum {
511*4882a593Smuzhiyun CPU_FTRS_POSSIBLE =
512*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3S_32
513*4882a593Smuzhiyun CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
514*4882a593Smuzhiyun CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
515*4882a593Smuzhiyun CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
516*4882a593Smuzhiyun CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
517*4882a593Smuzhiyun CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
518*4882a593Smuzhiyun CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
519*4882a593Smuzhiyun CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
520*4882a593Smuzhiyun CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
521*4882a593Smuzhiyun CPU_FTRS_CLASSIC32 |
522*4882a593Smuzhiyun #endif
523*4882a593Smuzhiyun #ifdef CONFIG_PPC_8xx
524*4882a593Smuzhiyun CPU_FTRS_8XX |
525*4882a593Smuzhiyun #endif
526*4882a593Smuzhiyun #ifdef CONFIG_40x
527*4882a593Smuzhiyun CPU_FTRS_40X |
528*4882a593Smuzhiyun #endif
529*4882a593Smuzhiyun #ifdef CONFIG_44x
530*4882a593Smuzhiyun CPU_FTRS_44X | CPU_FTRS_440x6 |
531*4882a593Smuzhiyun #endif
532*4882a593Smuzhiyun #ifdef CONFIG_PPC_47x
533*4882a593Smuzhiyun CPU_FTRS_47X | CPU_FTR_476_DD2 |
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun #ifdef CONFIG_E200
536*4882a593Smuzhiyun CPU_FTRS_E200 |
537*4882a593Smuzhiyun #endif
538*4882a593Smuzhiyun #ifdef CONFIG_E500
539*4882a593Smuzhiyun CPU_FTRS_E500 | CPU_FTRS_E500_2 |
540*4882a593Smuzhiyun #endif
541*4882a593Smuzhiyun #ifdef CONFIG_PPC_E500MC
542*4882a593Smuzhiyun CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
543*4882a593Smuzhiyun #endif
544*4882a593Smuzhiyun 0,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun #endif /* __powerpc64__ */
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun #ifdef __powerpc64__
549*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3E
550*4882a593Smuzhiyun #define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500)
551*4882a593Smuzhiyun #else
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun #ifdef CONFIG_PPC_DT_CPU_FTRS
554*4882a593Smuzhiyun #define CPU_FTRS_DT_CPU_BASE \
555*4882a593Smuzhiyun (CPU_FTR_LWSYNC | \
556*4882a593Smuzhiyun CPU_FTR_FPU_UNAVAILABLE | \
557*4882a593Smuzhiyun CPU_FTR_NODSISRALIGN | \
558*4882a593Smuzhiyun CPU_FTR_NOEXECUTE | \
559*4882a593Smuzhiyun CPU_FTR_COHERENT_ICACHE | \
560*4882a593Smuzhiyun CPU_FTR_STCX_CHECKS_ADDRESS | \
561*4882a593Smuzhiyun CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
562*4882a593Smuzhiyun CPU_FTR_DAWR | \
563*4882a593Smuzhiyun CPU_FTR_ARCH_206 | \
564*4882a593Smuzhiyun CPU_FTR_ARCH_207S)
565*4882a593Smuzhiyun #else
566*4882a593Smuzhiyun #define CPU_FTRS_DT_CPU_BASE (~0ul)
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun #ifdef CONFIG_CPU_LITTLE_ENDIAN
570*4882a593Smuzhiyun #define CPU_FTRS_ALWAYS \
571*4882a593Smuzhiyun (CPU_FTRS_POSSIBLE & ~CPU_FTR_HVMODE & CPU_FTRS_POWER7 & \
572*4882a593Smuzhiyun CPU_FTRS_POWER8E & CPU_FTRS_POWER8 & CPU_FTRS_POWER9 & \
573*4882a593Smuzhiyun CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
574*4882a593Smuzhiyun #else
575*4882a593Smuzhiyun #define CPU_FTRS_ALWAYS \
576*4882a593Smuzhiyun (CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
577*4882a593Smuzhiyun CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
578*4882a593Smuzhiyun CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
579*4882a593Smuzhiyun ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & CPU_FTRS_POWER9 & \
580*4882a593Smuzhiyun CPU_FTRS_POWER9_DD2_1 & CPU_FTRS_DT_CPU_BASE)
581*4882a593Smuzhiyun #endif /* CONFIG_CPU_LITTLE_ENDIAN */
582*4882a593Smuzhiyun #endif
583*4882a593Smuzhiyun #else
584*4882a593Smuzhiyun enum {
585*4882a593Smuzhiyun CPU_FTRS_ALWAYS =
586*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3S_32
587*4882a593Smuzhiyun CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
588*4882a593Smuzhiyun CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
589*4882a593Smuzhiyun CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
590*4882a593Smuzhiyun CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
591*4882a593Smuzhiyun CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
592*4882a593Smuzhiyun CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
593*4882a593Smuzhiyun CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
594*4882a593Smuzhiyun CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
595*4882a593Smuzhiyun CPU_FTRS_CLASSIC32 &
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun #ifdef CONFIG_PPC_8xx
598*4882a593Smuzhiyun CPU_FTRS_8XX &
599*4882a593Smuzhiyun #endif
600*4882a593Smuzhiyun #ifdef CONFIG_40x
601*4882a593Smuzhiyun CPU_FTRS_40X &
602*4882a593Smuzhiyun #endif
603*4882a593Smuzhiyun #ifdef CONFIG_44x
604*4882a593Smuzhiyun CPU_FTRS_44X & CPU_FTRS_440x6 &
605*4882a593Smuzhiyun #endif
606*4882a593Smuzhiyun #ifdef CONFIG_E200
607*4882a593Smuzhiyun CPU_FTRS_E200 &
608*4882a593Smuzhiyun #endif
609*4882a593Smuzhiyun #ifdef CONFIG_E500
610*4882a593Smuzhiyun CPU_FTRS_E500 & CPU_FTRS_E500_2 &
611*4882a593Smuzhiyun #endif
612*4882a593Smuzhiyun #ifdef CONFIG_PPC_E500MC
613*4882a593Smuzhiyun CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
614*4882a593Smuzhiyun #endif
615*4882a593Smuzhiyun ~CPU_FTR_EMB_HV & /* can be removed at runtime */
616*4882a593Smuzhiyun CPU_FTRS_POSSIBLE,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun #endif /* __powerpc64__ */
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun /*
621*4882a593Smuzhiyun * Maximum number of hw breakpoint supported on powerpc. Number of
622*4882a593Smuzhiyun * breakpoints supported by actual hw might be less than this, which
623*4882a593Smuzhiyun * is decided at run time in nr_wp_slots().
624*4882a593Smuzhiyun */
625*4882a593Smuzhiyun #define HBP_NUM_MAX 2
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun #endif /* __ASM_POWERPC_CPUTABLE_H */
630