xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/cpm2.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Communication Processor Module v2.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This file contains structures and information for the communication
6*4882a593Smuzhiyun  * processor channels found in the dual port RAM or parameter RAM.
7*4882a593Smuzhiyun  * All CPM control and status is available through the CPM2 internal
8*4882a593Smuzhiyun  * memory map.  See immap_cpm2.h for details.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifdef __KERNEL__
11*4882a593Smuzhiyun #ifndef __CPM2__
12*4882a593Smuzhiyun #define __CPM2__
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/immap_cpm2.h>
15*4882a593Smuzhiyun #include <asm/cpm.h>
16*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* CPM Command register.
19*4882a593Smuzhiyun */
20*4882a593Smuzhiyun #define CPM_CR_RST	((uint)0x80000000)
21*4882a593Smuzhiyun #define CPM_CR_PAGE	((uint)0x7c000000)
22*4882a593Smuzhiyun #define CPM_CR_SBLOCK	((uint)0x03e00000)
23*4882a593Smuzhiyun #define CPM_CR_FLG	((uint)0x00010000)
24*4882a593Smuzhiyun #define CPM_CR_MCN	((uint)0x00003fc0)
25*4882a593Smuzhiyun #define CPM_CR_OPCODE	((uint)0x0000000f)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Device sub-block and page codes.
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun #define CPM_CR_SCC1_SBLOCK	(0x04)
30*4882a593Smuzhiyun #define CPM_CR_SCC2_SBLOCK	(0x05)
31*4882a593Smuzhiyun #define CPM_CR_SCC3_SBLOCK	(0x06)
32*4882a593Smuzhiyun #define CPM_CR_SCC4_SBLOCK	(0x07)
33*4882a593Smuzhiyun #define CPM_CR_SMC1_SBLOCK	(0x08)
34*4882a593Smuzhiyun #define CPM_CR_SMC2_SBLOCK	(0x09)
35*4882a593Smuzhiyun #define CPM_CR_SPI_SBLOCK	(0x0a)
36*4882a593Smuzhiyun #define CPM_CR_I2C_SBLOCK	(0x0b)
37*4882a593Smuzhiyun #define CPM_CR_TIMER_SBLOCK	(0x0f)
38*4882a593Smuzhiyun #define CPM_CR_RAND_SBLOCK	(0x0e)
39*4882a593Smuzhiyun #define CPM_CR_FCC1_SBLOCK	(0x10)
40*4882a593Smuzhiyun #define CPM_CR_FCC2_SBLOCK	(0x11)
41*4882a593Smuzhiyun #define CPM_CR_FCC3_SBLOCK	(0x12)
42*4882a593Smuzhiyun #define CPM_CR_IDMA1_SBLOCK	(0x14)
43*4882a593Smuzhiyun #define CPM_CR_IDMA2_SBLOCK	(0x15)
44*4882a593Smuzhiyun #define CPM_CR_IDMA3_SBLOCK	(0x16)
45*4882a593Smuzhiyun #define CPM_CR_IDMA4_SBLOCK	(0x17)
46*4882a593Smuzhiyun #define CPM_CR_MCC1_SBLOCK	(0x1c)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CPM_CR_FCC_SBLOCK(x)	(x + 0x10)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define CPM_CR_SCC1_PAGE	(0x00)
51*4882a593Smuzhiyun #define CPM_CR_SCC2_PAGE	(0x01)
52*4882a593Smuzhiyun #define CPM_CR_SCC3_PAGE	(0x02)
53*4882a593Smuzhiyun #define CPM_CR_SCC4_PAGE	(0x03)
54*4882a593Smuzhiyun #define CPM_CR_SMC1_PAGE	(0x07)
55*4882a593Smuzhiyun #define CPM_CR_SMC2_PAGE	(0x08)
56*4882a593Smuzhiyun #define CPM_CR_SPI_PAGE		(0x09)
57*4882a593Smuzhiyun #define CPM_CR_I2C_PAGE		(0x0a)
58*4882a593Smuzhiyun #define CPM_CR_TIMER_PAGE	(0x0a)
59*4882a593Smuzhiyun #define CPM_CR_RAND_PAGE	(0x0a)
60*4882a593Smuzhiyun #define CPM_CR_FCC1_PAGE	(0x04)
61*4882a593Smuzhiyun #define CPM_CR_FCC2_PAGE	(0x05)
62*4882a593Smuzhiyun #define CPM_CR_FCC3_PAGE	(0x06)
63*4882a593Smuzhiyun #define CPM_CR_IDMA1_PAGE	(0x07)
64*4882a593Smuzhiyun #define CPM_CR_IDMA2_PAGE	(0x08)
65*4882a593Smuzhiyun #define CPM_CR_IDMA3_PAGE	(0x09)
66*4882a593Smuzhiyun #define CPM_CR_IDMA4_PAGE	(0x0a)
67*4882a593Smuzhiyun #define CPM_CR_MCC1_PAGE	(0x07)
68*4882a593Smuzhiyun #define CPM_CR_MCC2_PAGE	(0x08)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define CPM_CR_FCC_PAGE(x)	(x + 0x04)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* CPM2-specific opcodes (see cpm.h for common opcodes)
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun #define CPM_CR_START_IDMA	((ushort)0x0009)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define mk_cr_cmd(PG, SBC, MCN, OP) \
77*4882a593Smuzhiyun 	((PG << 26) | (SBC << 21) | (MCN << 6) | OP)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* The number of pages of host memory we allocate for CPM.  This is
80*4882a593Smuzhiyun  * done early in kernel initialization to get physically contiguous
81*4882a593Smuzhiyun  * pages.
82*4882a593Smuzhiyun  */
83*4882a593Smuzhiyun #define NUM_CPM_HOST_PAGES	2
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Export the base address of the communication processor registers
86*4882a593Smuzhiyun  * and dual port ram.
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun extern cpm_cpm2_t __iomem *cpmp; /* Pointer to comm processor */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define cpm_dpalloc cpm_muram_alloc
91*4882a593Smuzhiyun #define cpm_dpfree cpm_muram_free
92*4882a593Smuzhiyun #define cpm_dpram_addr cpm_muram_addr
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun extern void cpm2_reset(void);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Baud rate generators.
97*4882a593Smuzhiyun */
98*4882a593Smuzhiyun #define CPM_BRG_RST		((uint)0x00020000)
99*4882a593Smuzhiyun #define CPM_BRG_EN		((uint)0x00010000)
100*4882a593Smuzhiyun #define CPM_BRG_EXTC_INT	((uint)0x00000000)
101*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK3_9	((uint)0x00004000)
102*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK5_15	((uint)0x00008000)
103*4882a593Smuzhiyun #define CPM_BRG_ATB		((uint)0x00002000)
104*4882a593Smuzhiyun #define CPM_BRG_CD_MASK		((uint)0x00001ffe)
105*4882a593Smuzhiyun #define CPM_BRG_DIV16		((uint)0x00000001)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define CPM2_BRG_INT_CLK	(get_brgfreq())
108*4882a593Smuzhiyun #define CPM2_BRG_UART_CLK	(CPM2_BRG_INT_CLK/16)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun extern void __cpm2_setbrg(uint brg, uint rate, uint clk, int div16, int src);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* This function is used by UARTS, or anything else that uses a 16x
113*4882a593Smuzhiyun  * oversampled clock.
114*4882a593Smuzhiyun  */
cpm_setbrg(uint brg,uint rate)115*4882a593Smuzhiyun static inline void cpm_setbrg(uint brg, uint rate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	__cpm2_setbrg(brg, rate, CPM2_BRG_UART_CLK, 0, CPM_BRG_EXTC_INT);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* This function is used to set high speed synchronous baud rate
121*4882a593Smuzhiyun  * clocks.
122*4882a593Smuzhiyun  */
cpm2_fastbrg(uint brg,uint rate,int div16)123*4882a593Smuzhiyun static inline void cpm2_fastbrg(uint brg, uint rate, int div16)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	__cpm2_setbrg(brg, rate, CPM2_BRG_INT_CLK, div16, CPM_BRG_EXTC_INT);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* Parameter RAM offsets from the base.
129*4882a593Smuzhiyun */
130*4882a593Smuzhiyun #define PROFF_SCC1		((uint)0x8000)
131*4882a593Smuzhiyun #define PROFF_SCC2		((uint)0x8100)
132*4882a593Smuzhiyun #define PROFF_SCC3		((uint)0x8200)
133*4882a593Smuzhiyun #define PROFF_SCC4		((uint)0x8300)
134*4882a593Smuzhiyun #define PROFF_FCC1		((uint)0x8400)
135*4882a593Smuzhiyun #define PROFF_FCC2		((uint)0x8500)
136*4882a593Smuzhiyun #define PROFF_FCC3		((uint)0x8600)
137*4882a593Smuzhiyun #define PROFF_MCC1		((uint)0x8700)
138*4882a593Smuzhiyun #define PROFF_SMC1_BASE		((uint)0x87fc)
139*4882a593Smuzhiyun #define PROFF_IDMA1_BASE	((uint)0x87fe)
140*4882a593Smuzhiyun #define PROFF_MCC2		((uint)0x8800)
141*4882a593Smuzhiyun #define PROFF_SMC2_BASE		((uint)0x88fc)
142*4882a593Smuzhiyun #define PROFF_IDMA2_BASE	((uint)0x88fe)
143*4882a593Smuzhiyun #define PROFF_SPI_BASE		((uint)0x89fc)
144*4882a593Smuzhiyun #define PROFF_IDMA3_BASE	((uint)0x89fe)
145*4882a593Smuzhiyun #define PROFF_TIMERS		((uint)0x8ae0)
146*4882a593Smuzhiyun #define PROFF_REVNUM		((uint)0x8af0)
147*4882a593Smuzhiyun #define PROFF_RAND		((uint)0x8af8)
148*4882a593Smuzhiyun #define PROFF_I2C_BASE		((uint)0x8afc)
149*4882a593Smuzhiyun #define PROFF_IDMA4_BASE	((uint)0x8afe)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define PROFF_SCC_SIZE		((uint)0x100)
152*4882a593Smuzhiyun #define PROFF_FCC_SIZE		((uint)0x100)
153*4882a593Smuzhiyun #define PROFF_SMC_SIZE		((uint)64)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* The SMCs are relocated to any of the first eight DPRAM pages.
156*4882a593Smuzhiyun  * We will fix these at the first locations of DPRAM, until we
157*4882a593Smuzhiyun  * get some microcode patches :-).
158*4882a593Smuzhiyun  * The parameter ram space for the SMCs is fifty-some bytes, and
159*4882a593Smuzhiyun  * they are required to start on a 64 byte boundary.
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #define PROFF_SMC1	(0)
162*4882a593Smuzhiyun #define PROFF_SMC2	(64)
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Define enough so I can at least use the serial port as a UART.
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun typedef struct smc_uart {
168*4882a593Smuzhiyun 	ushort	smc_rbase;	/* Rx Buffer descriptor base address */
169*4882a593Smuzhiyun 	ushort	smc_tbase;	/* Tx Buffer descriptor base address */
170*4882a593Smuzhiyun 	u_char	smc_rfcr;	/* Rx function code */
171*4882a593Smuzhiyun 	u_char	smc_tfcr;	/* Tx function code */
172*4882a593Smuzhiyun 	ushort	smc_mrblr;	/* Max receive buffer length */
173*4882a593Smuzhiyun 	uint	smc_rstate;	/* Internal */
174*4882a593Smuzhiyun 	uint	smc_idp;	/* Internal */
175*4882a593Smuzhiyun 	ushort	smc_rbptr;	/* Internal */
176*4882a593Smuzhiyun 	ushort	smc_ibc;	/* Internal */
177*4882a593Smuzhiyun 	uint	smc_rxtmp;	/* Internal */
178*4882a593Smuzhiyun 	uint	smc_tstate;	/* Internal */
179*4882a593Smuzhiyun 	uint	smc_tdp;	/* Internal */
180*4882a593Smuzhiyun 	ushort	smc_tbptr;	/* Internal */
181*4882a593Smuzhiyun 	ushort	smc_tbc;	/* Internal */
182*4882a593Smuzhiyun 	uint	smc_txtmp;	/* Internal */
183*4882a593Smuzhiyun 	ushort	smc_maxidl;	/* Maximum idle characters */
184*4882a593Smuzhiyun 	ushort	smc_tmpidl;	/* Temporary idle counter */
185*4882a593Smuzhiyun 	ushort	smc_brklen;	/* Last received break length */
186*4882a593Smuzhiyun 	ushort	smc_brkec;	/* rcv'd break condition counter */
187*4882a593Smuzhiyun 	ushort	smc_brkcr;	/* xmt break count register */
188*4882a593Smuzhiyun 	ushort	smc_rmask;	/* Temporary bit mask */
189*4882a593Smuzhiyun 	uint	smc_stmp;	/* SDMA Temp */
190*4882a593Smuzhiyun } smc_uart_t;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* SMC uart mode register (Internal memory map).
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun #define SMCMR_REN	((ushort)0x0001)
195*4882a593Smuzhiyun #define SMCMR_TEN	((ushort)0x0002)
196*4882a593Smuzhiyun #define SMCMR_DM	((ushort)0x000c)
197*4882a593Smuzhiyun #define SMCMR_SM_GCI	((ushort)0x0000)
198*4882a593Smuzhiyun #define SMCMR_SM_UART	((ushort)0x0020)
199*4882a593Smuzhiyun #define SMCMR_SM_TRANS	((ushort)0x0030)
200*4882a593Smuzhiyun #define SMCMR_SM_MASK	((ushort)0x0030)
201*4882a593Smuzhiyun #define SMCMR_PM_EVEN	((ushort)0x0100)	/* Even parity, else odd */
202*4882a593Smuzhiyun #define SMCMR_REVD	SMCMR_PM_EVEN
203*4882a593Smuzhiyun #define SMCMR_PEN	((ushort)0x0200)	/* Parity enable */
204*4882a593Smuzhiyun #define SMCMR_BS	SMCMR_PEN
205*4882a593Smuzhiyun #define SMCMR_SL	((ushort)0x0400)	/* Two stops, else one */
206*4882a593Smuzhiyun #define SMCR_CLEN_MASK	((ushort)0x7800)	/* Character length */
207*4882a593Smuzhiyun #define smcr_mk_clen(C)	(((C) << 11) & SMCR_CLEN_MASK)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* SMC Event and Mask register.
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun #define SMCM_BRKE       ((unsigned char)0x40)   /* When in UART Mode */
212*4882a593Smuzhiyun #define SMCM_BRK        ((unsigned char)0x10)   /* When in UART Mode */
213*4882a593Smuzhiyun #define SMCM_TXE	((unsigned char)0x10)
214*4882a593Smuzhiyun #define SMCM_BSY	((unsigned char)0x04)
215*4882a593Smuzhiyun #define SMCM_TX		((unsigned char)0x02)
216*4882a593Smuzhiyun #define SMCM_RX		((unsigned char)0x01)
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* SCCs.
219*4882a593Smuzhiyun */
220*4882a593Smuzhiyun #define SCC_GSMRH_IRP		((uint)0x00040000)
221*4882a593Smuzhiyun #define SCC_GSMRH_GDE		((uint)0x00010000)
222*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_CCITT	((uint)0x00008000)
223*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_BISYNC	((uint)0x00004000)
224*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_HDLC	((uint)0x00000000)
225*4882a593Smuzhiyun #define SCC_GSMRH_REVD		((uint)0x00002000)
226*4882a593Smuzhiyun #define SCC_GSMRH_TRX		((uint)0x00001000)
227*4882a593Smuzhiyun #define SCC_GSMRH_TTX		((uint)0x00000800)
228*4882a593Smuzhiyun #define SCC_GSMRH_CDP		((uint)0x00000400)
229*4882a593Smuzhiyun #define SCC_GSMRH_CTSP		((uint)0x00000200)
230*4882a593Smuzhiyun #define SCC_GSMRH_CDS		((uint)0x00000100)
231*4882a593Smuzhiyun #define SCC_GSMRH_CTSS		((uint)0x00000080)
232*4882a593Smuzhiyun #define SCC_GSMRH_TFL		((uint)0x00000040)
233*4882a593Smuzhiyun #define SCC_GSMRH_RFW		((uint)0x00000020)
234*4882a593Smuzhiyun #define SCC_GSMRH_TXSY		((uint)0x00000010)
235*4882a593Smuzhiyun #define SCC_GSMRH_SYNL16	((uint)0x0000000c)
236*4882a593Smuzhiyun #define SCC_GSMRH_SYNL8		((uint)0x00000008)
237*4882a593Smuzhiyun #define SCC_GSMRH_SYNL4		((uint)0x00000004)
238*4882a593Smuzhiyun #define SCC_GSMRH_RTSM		((uint)0x00000002)
239*4882a593Smuzhiyun #define SCC_GSMRH_RSYN		((uint)0x00000001)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define SCC_GSMRL_SIR		((uint)0x80000000)	/* SCC2 only */
242*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NONE	((uint)0x60000000)
243*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NEG	((uint)0x40000000)
244*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_POS	((uint)0x20000000)
245*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_BOTH	((uint)0x00000000)
246*4882a593Smuzhiyun #define SCC_GSMRL_TCI		((uint)0x10000000)
247*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_3	((uint)0x0c000000)
248*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_4	((uint)0x08000000)
249*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_14	((uint)0x04000000)
250*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_INF	((uint)0x00000000)
251*4882a593Smuzhiyun #define SCC_GSMRL_RINV		((uint)0x02000000)
252*4882a593Smuzhiyun #define SCC_GSMRL_TINV		((uint)0x01000000)
253*4882a593Smuzhiyun #define SCC_GSMRL_TPL_128	((uint)0x00c00000)
254*4882a593Smuzhiyun #define SCC_GSMRL_TPL_64	((uint)0x00a00000)
255*4882a593Smuzhiyun #define SCC_GSMRL_TPL_48	((uint)0x00800000)
256*4882a593Smuzhiyun #define SCC_GSMRL_TPL_32	((uint)0x00600000)
257*4882a593Smuzhiyun #define SCC_GSMRL_TPL_16	((uint)0x00400000)
258*4882a593Smuzhiyun #define SCC_GSMRL_TPL_8		((uint)0x00200000)
259*4882a593Smuzhiyun #define SCC_GSMRL_TPL_NONE	((uint)0x00000000)
260*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ALL1	((uint)0x00180000)
261*4882a593Smuzhiyun #define SCC_GSMRL_TPP_01	((uint)0x00100000)
262*4882a593Smuzhiyun #define SCC_GSMRL_TPP_10	((uint)0x00080000)
263*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ZEROS	((uint)0x00000000)
264*4882a593Smuzhiyun #define SCC_GSMRL_TEND		((uint)0x00040000)
265*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_32	((uint)0x00030000)
266*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_16	((uint)0x00020000)
267*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_8	((uint)0x00010000)
268*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_1	((uint)0x00000000)
269*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_32	((uint)0x0000c000)
270*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_16	((uint)0x00008000)
271*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_8	((uint)0x00004000)
272*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_1	((uint)0x00000000)
273*4882a593Smuzhiyun #define SCC_GSMRL_RENC_DFMAN	((uint)0x00003000)
274*4882a593Smuzhiyun #define SCC_GSMRL_RENC_MANCH	((uint)0x00002000)
275*4882a593Smuzhiyun #define SCC_GSMRL_RENC_FM0	((uint)0x00001000)
276*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZI	((uint)0x00000800)
277*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZ	((uint)0x00000000)
278*4882a593Smuzhiyun #define SCC_GSMRL_TENC_DFMAN	((uint)0x00000600)
279*4882a593Smuzhiyun #define SCC_GSMRL_TENC_MANCH	((uint)0x00000400)
280*4882a593Smuzhiyun #define SCC_GSMRL_TENC_FM0	((uint)0x00000200)
281*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZI	((uint)0x00000100)
282*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZ	((uint)0x00000000)
283*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LE	((uint)0x000000c0)	/* Loop and echo */
284*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_ECHO	((uint)0x00000080)
285*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LOOP	((uint)0x00000040)
286*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_NORM	((uint)0x00000000)
287*4882a593Smuzhiyun #define SCC_GSMRL_ENR		((uint)0x00000020)
288*4882a593Smuzhiyun #define SCC_GSMRL_ENT		((uint)0x00000010)
289*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ENET	((uint)0x0000000c)
290*4882a593Smuzhiyun #define SCC_GSMRL_MODE_DDCMP	((uint)0x00000009)
291*4882a593Smuzhiyun #define SCC_GSMRL_MODE_BISYNC	((uint)0x00000008)
292*4882a593Smuzhiyun #define SCC_GSMRL_MODE_V14	((uint)0x00000007)
293*4882a593Smuzhiyun #define SCC_GSMRL_MODE_AHDLC	((uint)0x00000006)
294*4882a593Smuzhiyun #define SCC_GSMRL_MODE_PROFIBUS	((uint)0x00000005)
295*4882a593Smuzhiyun #define SCC_GSMRL_MODE_UART	((uint)0x00000004)
296*4882a593Smuzhiyun #define SCC_GSMRL_MODE_SS7	((uint)0x00000003)
297*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ATALK	((uint)0x00000002)
298*4882a593Smuzhiyun #define SCC_GSMRL_MODE_HDLC	((uint)0x00000000)
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun #define SCC_TODR_TOD		((ushort)0x8000)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* SCC Event and Mask register.
303*4882a593Smuzhiyun */
304*4882a593Smuzhiyun #define SCCM_TXE	((unsigned char)0x10)
305*4882a593Smuzhiyun #define SCCM_BSY	((unsigned char)0x04)
306*4882a593Smuzhiyun #define SCCM_TX		((unsigned char)0x02)
307*4882a593Smuzhiyun #define SCCM_RX		((unsigned char)0x01)
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun typedef struct scc_param {
310*4882a593Smuzhiyun 	ushort	scc_rbase;	/* Rx Buffer descriptor base address */
311*4882a593Smuzhiyun 	ushort	scc_tbase;	/* Tx Buffer descriptor base address */
312*4882a593Smuzhiyun 	u_char	scc_rfcr;	/* Rx function code */
313*4882a593Smuzhiyun 	u_char	scc_tfcr;	/* Tx function code */
314*4882a593Smuzhiyun 	ushort	scc_mrblr;	/* Max receive buffer length */
315*4882a593Smuzhiyun 	uint	scc_rstate;	/* Internal */
316*4882a593Smuzhiyun 	uint	scc_idp;	/* Internal */
317*4882a593Smuzhiyun 	ushort	scc_rbptr;	/* Internal */
318*4882a593Smuzhiyun 	ushort	scc_ibc;	/* Internal */
319*4882a593Smuzhiyun 	uint	scc_rxtmp;	/* Internal */
320*4882a593Smuzhiyun 	uint	scc_tstate;	/* Internal */
321*4882a593Smuzhiyun 	uint	scc_tdp;	/* Internal */
322*4882a593Smuzhiyun 	ushort	scc_tbptr;	/* Internal */
323*4882a593Smuzhiyun 	ushort	scc_tbc;	/* Internal */
324*4882a593Smuzhiyun 	uint	scc_txtmp;	/* Internal */
325*4882a593Smuzhiyun 	uint	scc_rcrc;	/* Internal */
326*4882a593Smuzhiyun 	uint	scc_tcrc;	/* Internal */
327*4882a593Smuzhiyun } sccp_t;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* Function code bits.
330*4882a593Smuzhiyun */
331*4882a593Smuzhiyun #define SCC_EB	((u_char) 0x10)	/* Set big endian byte order */
332*4882a593Smuzhiyun #define SCC_GBL	((u_char) 0x20) /* Snooping enabled */
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* CPM Ethernet through SCC1.
335*4882a593Smuzhiyun  */
336*4882a593Smuzhiyun typedef struct scc_enet {
337*4882a593Smuzhiyun 	sccp_t	sen_genscc;
338*4882a593Smuzhiyun 	uint	sen_cpres;	/* Preset CRC */
339*4882a593Smuzhiyun 	uint	sen_cmask;	/* Constant mask for CRC */
340*4882a593Smuzhiyun 	uint	sen_crcec;	/* CRC Error counter */
341*4882a593Smuzhiyun 	uint	sen_alec;	/* alignment error counter */
342*4882a593Smuzhiyun 	uint	sen_disfc;	/* discard frame counter */
343*4882a593Smuzhiyun 	ushort	sen_pads;	/* Tx short frame pad character */
344*4882a593Smuzhiyun 	ushort	sen_retlim;	/* Retry limit threshold */
345*4882a593Smuzhiyun 	ushort	sen_retcnt;	/* Retry limit counter */
346*4882a593Smuzhiyun 	ushort	sen_maxflr;	/* maximum frame length register */
347*4882a593Smuzhiyun 	ushort	sen_minflr;	/* minimum frame length register */
348*4882a593Smuzhiyun 	ushort	sen_maxd1;	/* maximum DMA1 length */
349*4882a593Smuzhiyun 	ushort	sen_maxd2;	/* maximum DMA2 length */
350*4882a593Smuzhiyun 	ushort	sen_maxd;	/* Rx max DMA */
351*4882a593Smuzhiyun 	ushort	sen_dmacnt;	/* Rx DMA counter */
352*4882a593Smuzhiyun 	ushort	sen_maxb;	/* Max BD byte count */
353*4882a593Smuzhiyun 	ushort	sen_gaddr1;	/* Group address filter */
354*4882a593Smuzhiyun 	ushort	sen_gaddr2;
355*4882a593Smuzhiyun 	ushort	sen_gaddr3;
356*4882a593Smuzhiyun 	ushort	sen_gaddr4;
357*4882a593Smuzhiyun 	uint	sen_tbuf0data0;	/* Save area 0 - current frame */
358*4882a593Smuzhiyun 	uint	sen_tbuf0data1;	/* Save area 1 - current frame */
359*4882a593Smuzhiyun 	uint	sen_tbuf0rba;	/* Internal */
360*4882a593Smuzhiyun 	uint	sen_tbuf0crc;	/* Internal */
361*4882a593Smuzhiyun 	ushort	sen_tbuf0bcnt;	/* Internal */
362*4882a593Smuzhiyun 	ushort	sen_paddrh;	/* physical address (MSB) */
363*4882a593Smuzhiyun 	ushort	sen_paddrm;
364*4882a593Smuzhiyun 	ushort	sen_paddrl;	/* physical address (LSB) */
365*4882a593Smuzhiyun 	ushort	sen_pper;	/* persistence */
366*4882a593Smuzhiyun 	ushort	sen_rfbdptr;	/* Rx first BD pointer */
367*4882a593Smuzhiyun 	ushort	sen_tfbdptr;	/* Tx first BD pointer */
368*4882a593Smuzhiyun 	ushort	sen_tlbdptr;	/* Tx last BD pointer */
369*4882a593Smuzhiyun 	uint	sen_tbuf1data0;	/* Save area 0 - current frame */
370*4882a593Smuzhiyun 	uint	sen_tbuf1data1;	/* Save area 1 - current frame */
371*4882a593Smuzhiyun 	uint	sen_tbuf1rba;	/* Internal */
372*4882a593Smuzhiyun 	uint	sen_tbuf1crc;	/* Internal */
373*4882a593Smuzhiyun 	ushort	sen_tbuf1bcnt;	/* Internal */
374*4882a593Smuzhiyun 	ushort	sen_txlen;	/* Tx Frame length counter */
375*4882a593Smuzhiyun 	ushort	sen_iaddr1;	/* Individual address filter */
376*4882a593Smuzhiyun 	ushort	sen_iaddr2;
377*4882a593Smuzhiyun 	ushort	sen_iaddr3;
378*4882a593Smuzhiyun 	ushort	sen_iaddr4;
379*4882a593Smuzhiyun 	ushort	sen_boffcnt;	/* Backoff counter */
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	/* NOTE: Some versions of the manual have the following items
382*4882a593Smuzhiyun 	 * incorrectly documented.  Below is the proper order.
383*4882a593Smuzhiyun 	 */
384*4882a593Smuzhiyun 	ushort	sen_taddrh;	/* temp address (MSB) */
385*4882a593Smuzhiyun 	ushort	sen_taddrm;
386*4882a593Smuzhiyun 	ushort	sen_taddrl;	/* temp address (LSB) */
387*4882a593Smuzhiyun } scc_enet_t;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /* SCC Event register as used by Ethernet.
391*4882a593Smuzhiyun */
392*4882a593Smuzhiyun #define SCCE_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
393*4882a593Smuzhiyun #define SCCE_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
394*4882a593Smuzhiyun #define SCCE_ENET_RXF	((ushort)0x0008)	/* Full frame received */
395*4882a593Smuzhiyun #define SCCE_ENET_BSY	((ushort)0x0004)	/* All incoming buffers full */
396*4882a593Smuzhiyun #define SCCE_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
397*4882a593Smuzhiyun #define SCCE_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* SCC Mode Register (PSMR) as used by Ethernet.
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun #define SCC_PSMR_HBC	((ushort)0x8000)	/* Enable heartbeat */
402*4882a593Smuzhiyun #define SCC_PSMR_FC	((ushort)0x4000)	/* Force collision */
403*4882a593Smuzhiyun #define SCC_PSMR_RSH	((ushort)0x2000)	/* Receive short frames */
404*4882a593Smuzhiyun #define SCC_PSMR_IAM	((ushort)0x1000)	/* Check individual hash */
405*4882a593Smuzhiyun #define SCC_PSMR_ENCRC	((ushort)0x0800)	/* Ethernet CRC mode */
406*4882a593Smuzhiyun #define SCC_PSMR_PRO	((ushort)0x0200)	/* Promiscuous mode */
407*4882a593Smuzhiyun #define SCC_PSMR_BRO	((ushort)0x0100)	/* Catch broadcast pkts */
408*4882a593Smuzhiyun #define SCC_PSMR_SBT	((ushort)0x0080)	/* Special backoff timer */
409*4882a593Smuzhiyun #define SCC_PSMR_LPB	((ushort)0x0040)	/* Set Loopback mode */
410*4882a593Smuzhiyun #define SCC_PSMR_SIP	((ushort)0x0020)	/* Sample Input Pins */
411*4882a593Smuzhiyun #define SCC_PSMR_LCW	((ushort)0x0010)	/* Late collision window */
412*4882a593Smuzhiyun #define SCC_PSMR_NIB22	((ushort)0x000a)	/* Start frame search */
413*4882a593Smuzhiyun #define SCC_PSMR_FDE	((ushort)0x0001)	/* Full duplex enable */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* SCC as UART
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun typedef struct scc_uart {
418*4882a593Smuzhiyun 	sccp_t	scc_genscc;
419*4882a593Smuzhiyun 	uint	scc_res1;	/* Reserved */
420*4882a593Smuzhiyun 	uint	scc_res2;	/* Reserved */
421*4882a593Smuzhiyun 	ushort	scc_maxidl;	/* Maximum idle chars */
422*4882a593Smuzhiyun 	ushort	scc_idlc;	/* temp idle counter */
423*4882a593Smuzhiyun 	ushort	scc_brkcr;	/* Break count register */
424*4882a593Smuzhiyun 	ushort	scc_parec;	/* receive parity error counter */
425*4882a593Smuzhiyun 	ushort	scc_frmec;	/* receive framing error counter */
426*4882a593Smuzhiyun 	ushort	scc_nosec;	/* receive noise counter */
427*4882a593Smuzhiyun 	ushort	scc_brkec;	/* receive break condition counter */
428*4882a593Smuzhiyun 	ushort	scc_brkln;	/* last received break length */
429*4882a593Smuzhiyun 	ushort	scc_uaddr1;	/* UART address character 1 */
430*4882a593Smuzhiyun 	ushort	scc_uaddr2;	/* UART address character 2 */
431*4882a593Smuzhiyun 	ushort	scc_rtemp;	/* Temp storage */
432*4882a593Smuzhiyun 	ushort	scc_toseq;	/* Transmit out of sequence char */
433*4882a593Smuzhiyun 	ushort	scc_char1;	/* control character 1 */
434*4882a593Smuzhiyun 	ushort	scc_char2;	/* control character 2 */
435*4882a593Smuzhiyun 	ushort	scc_char3;	/* control character 3 */
436*4882a593Smuzhiyun 	ushort	scc_char4;	/* control character 4 */
437*4882a593Smuzhiyun 	ushort	scc_char5;	/* control character 5 */
438*4882a593Smuzhiyun 	ushort	scc_char6;	/* control character 6 */
439*4882a593Smuzhiyun 	ushort	scc_char7;	/* control character 7 */
440*4882a593Smuzhiyun 	ushort	scc_char8;	/* control character 8 */
441*4882a593Smuzhiyun 	ushort	scc_rccm;	/* receive control character mask */
442*4882a593Smuzhiyun 	ushort	scc_rccr;	/* receive control character register */
443*4882a593Smuzhiyun 	ushort	scc_rlbc;	/* receive last break character */
444*4882a593Smuzhiyun } scc_uart_t;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun /* SCC Event and Mask registers when it is used as a UART.
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun #define UART_SCCM_GLR		((ushort)0x1000)
449*4882a593Smuzhiyun #define UART_SCCM_GLT		((ushort)0x0800)
450*4882a593Smuzhiyun #define UART_SCCM_AB		((ushort)0x0200)
451*4882a593Smuzhiyun #define UART_SCCM_IDL		((ushort)0x0100)
452*4882a593Smuzhiyun #define UART_SCCM_GRA		((ushort)0x0080)
453*4882a593Smuzhiyun #define UART_SCCM_BRKE		((ushort)0x0040)
454*4882a593Smuzhiyun #define UART_SCCM_BRKS		((ushort)0x0020)
455*4882a593Smuzhiyun #define UART_SCCM_CCR		((ushort)0x0008)
456*4882a593Smuzhiyun #define UART_SCCM_BSY		((ushort)0x0004)
457*4882a593Smuzhiyun #define UART_SCCM_TX		((ushort)0x0002)
458*4882a593Smuzhiyun #define UART_SCCM_RX		((ushort)0x0001)
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun /* The SCC PSMR when used as a UART.
461*4882a593Smuzhiyun */
462*4882a593Smuzhiyun #define SCU_PSMR_FLC		((ushort)0x8000)
463*4882a593Smuzhiyun #define SCU_PSMR_SL		((ushort)0x4000)
464*4882a593Smuzhiyun #define SCU_PSMR_CL		((ushort)0x3000)
465*4882a593Smuzhiyun #define SCU_PSMR_UM		((ushort)0x0c00)
466*4882a593Smuzhiyun #define SCU_PSMR_FRZ		((ushort)0x0200)
467*4882a593Smuzhiyun #define SCU_PSMR_RZS		((ushort)0x0100)
468*4882a593Smuzhiyun #define SCU_PSMR_SYN		((ushort)0x0080)
469*4882a593Smuzhiyun #define SCU_PSMR_DRT		((ushort)0x0040)
470*4882a593Smuzhiyun #define SCU_PSMR_PEN		((ushort)0x0010)
471*4882a593Smuzhiyun #define SCU_PSMR_RPM		((ushort)0x000c)
472*4882a593Smuzhiyun #define SCU_PSMR_REVP		((ushort)0x0008)
473*4882a593Smuzhiyun #define SCU_PSMR_TPM		((ushort)0x0003)
474*4882a593Smuzhiyun #define SCU_PSMR_TEVP		((ushort)0x0002)
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /* CPM Transparent mode SCC.
477*4882a593Smuzhiyun  */
478*4882a593Smuzhiyun typedef struct scc_trans {
479*4882a593Smuzhiyun 	sccp_t	st_genscc;
480*4882a593Smuzhiyun 	uint	st_cpres;	/* Preset CRC */
481*4882a593Smuzhiyun 	uint	st_cmask;	/* Constant mask for CRC */
482*4882a593Smuzhiyun } scc_trans_t;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun /* How about some FCCs.....
485*4882a593Smuzhiyun */
486*4882a593Smuzhiyun #define FCC_GFMR_DIAG_NORM	((uint)0x00000000)
487*4882a593Smuzhiyun #define FCC_GFMR_DIAG_LE	((uint)0x40000000)
488*4882a593Smuzhiyun #define FCC_GFMR_DIAG_AE	((uint)0x80000000)
489*4882a593Smuzhiyun #define FCC_GFMR_DIAG_ALE	((uint)0xc0000000)
490*4882a593Smuzhiyun #define FCC_GFMR_TCI		((uint)0x20000000)
491*4882a593Smuzhiyun #define FCC_GFMR_TRX		((uint)0x10000000)
492*4882a593Smuzhiyun #define FCC_GFMR_TTX		((uint)0x08000000)
493*4882a593Smuzhiyun #define FCC_GFMR_CDP		((uint)0x04000000)
494*4882a593Smuzhiyun #define FCC_GFMR_CTSP		((uint)0x02000000)
495*4882a593Smuzhiyun #define FCC_GFMR_CDS		((uint)0x01000000)
496*4882a593Smuzhiyun #define FCC_GFMR_CTSS		((uint)0x00800000)
497*4882a593Smuzhiyun #define FCC_GFMR_SYNL_NONE	((uint)0x00000000)
498*4882a593Smuzhiyun #define FCC_GFMR_SYNL_AUTO	((uint)0x00004000)
499*4882a593Smuzhiyun #define FCC_GFMR_SYNL_8		((uint)0x00008000)
500*4882a593Smuzhiyun #define FCC_GFMR_SYNL_16	((uint)0x0000c000)
501*4882a593Smuzhiyun #define FCC_GFMR_RTSM		((uint)0x00002000)
502*4882a593Smuzhiyun #define FCC_GFMR_RENC_NRZ	((uint)0x00000000)
503*4882a593Smuzhiyun #define FCC_GFMR_RENC_NRZI	((uint)0x00000800)
504*4882a593Smuzhiyun #define FCC_GFMR_REVD		((uint)0x00000400)
505*4882a593Smuzhiyun #define FCC_GFMR_TENC_NRZ	((uint)0x00000000)
506*4882a593Smuzhiyun #define FCC_GFMR_TENC_NRZI	((uint)0x00000100)
507*4882a593Smuzhiyun #define FCC_GFMR_TCRC_16	((uint)0x00000000)
508*4882a593Smuzhiyun #define FCC_GFMR_TCRC_32	((uint)0x00000080)
509*4882a593Smuzhiyun #define FCC_GFMR_ENR		((uint)0x00000020)
510*4882a593Smuzhiyun #define FCC_GFMR_ENT		((uint)0x00000010)
511*4882a593Smuzhiyun #define FCC_GFMR_MODE_ENET	((uint)0x0000000c)
512*4882a593Smuzhiyun #define FCC_GFMR_MODE_ATM	((uint)0x0000000a)
513*4882a593Smuzhiyun #define FCC_GFMR_MODE_HDLC	((uint)0x00000000)
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /* Generic FCC parameter ram.
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun typedef struct fcc_param {
518*4882a593Smuzhiyun 	ushort	fcc_riptr;	/* Rx Internal temp pointer */
519*4882a593Smuzhiyun 	ushort	fcc_tiptr;	/* Tx Internal temp pointer */
520*4882a593Smuzhiyun 	ushort	fcc_res1;
521*4882a593Smuzhiyun 	ushort	fcc_mrblr;	/* Max receive buffer length, mod 32 bytes */
522*4882a593Smuzhiyun 	uint	fcc_rstate;	/* Upper byte is Func code, must be set */
523*4882a593Smuzhiyun 	uint	fcc_rbase;	/* Receive BD base */
524*4882a593Smuzhiyun 	ushort	fcc_rbdstat;	/* RxBD status */
525*4882a593Smuzhiyun 	ushort	fcc_rbdlen;	/* RxBD down counter */
526*4882a593Smuzhiyun 	uint	fcc_rdptr;	/* RxBD internal data pointer */
527*4882a593Smuzhiyun 	uint	fcc_tstate;	/* Upper byte is Func code, must be set */
528*4882a593Smuzhiyun 	uint	fcc_tbase;	/* Transmit BD base */
529*4882a593Smuzhiyun 	ushort	fcc_tbdstat;	/* TxBD status */
530*4882a593Smuzhiyun 	ushort	fcc_tbdlen;	/* TxBD down counter */
531*4882a593Smuzhiyun 	uint	fcc_tdptr;	/* TxBD internal data pointer */
532*4882a593Smuzhiyun 	uint	fcc_rbptr;	/* Rx BD Internal buf pointer */
533*4882a593Smuzhiyun 	uint	fcc_tbptr;	/* Tx BD Internal buf pointer */
534*4882a593Smuzhiyun 	uint	fcc_rcrc;	/* Rx temp CRC */
535*4882a593Smuzhiyun 	uint	fcc_res2;
536*4882a593Smuzhiyun 	uint	fcc_tcrc;	/* Tx temp CRC */
537*4882a593Smuzhiyun } fccp_t;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /* Ethernet controller through FCC.
541*4882a593Smuzhiyun */
542*4882a593Smuzhiyun typedef struct fcc_enet {
543*4882a593Smuzhiyun 	fccp_t	fen_genfcc;
544*4882a593Smuzhiyun 	uint	fen_statbuf;	/* Internal status buffer */
545*4882a593Smuzhiyun 	uint	fen_camptr;	/* CAM address */
546*4882a593Smuzhiyun 	uint	fen_cmask;	/* Constant mask for CRC */
547*4882a593Smuzhiyun 	uint	fen_cpres;	/* Preset CRC */
548*4882a593Smuzhiyun 	uint	fen_crcec;	/* CRC Error counter */
549*4882a593Smuzhiyun 	uint	fen_alec;	/* alignment error counter */
550*4882a593Smuzhiyun 	uint	fen_disfc;	/* discard frame counter */
551*4882a593Smuzhiyun 	ushort	fen_retlim;	/* Retry limit */
552*4882a593Smuzhiyun 	ushort	fen_retcnt;	/* Retry counter */
553*4882a593Smuzhiyun 	ushort	fen_pper;	/* Persistence */
554*4882a593Smuzhiyun 	ushort	fen_boffcnt;	/* backoff counter */
555*4882a593Smuzhiyun 	uint	fen_gaddrh;	/* Group address filter, high 32-bits */
556*4882a593Smuzhiyun 	uint	fen_gaddrl;	/* Group address filter, low 32-bits */
557*4882a593Smuzhiyun 	ushort	fen_tfcstat;	/* out of sequence TxBD */
558*4882a593Smuzhiyun 	ushort	fen_tfclen;
559*4882a593Smuzhiyun 	uint	fen_tfcptr;
560*4882a593Smuzhiyun 	ushort	fen_mflr;	/* Maximum frame length (1518) */
561*4882a593Smuzhiyun 	ushort	fen_paddrh;	/* MAC address */
562*4882a593Smuzhiyun 	ushort	fen_paddrm;
563*4882a593Smuzhiyun 	ushort	fen_paddrl;
564*4882a593Smuzhiyun 	ushort	fen_ibdcount;	/* Internal BD counter */
565*4882a593Smuzhiyun 	ushort	fen_ibdstart;	/* Internal BD start pointer */
566*4882a593Smuzhiyun 	ushort	fen_ibdend;	/* Internal BD end pointer */
567*4882a593Smuzhiyun 	ushort	fen_txlen;	/* Internal Tx frame length counter */
568*4882a593Smuzhiyun 	uint	fen_ibdbase[8]; /* Internal use */
569*4882a593Smuzhiyun 	uint	fen_iaddrh;	/* Individual address filter */
570*4882a593Smuzhiyun 	uint	fen_iaddrl;
571*4882a593Smuzhiyun 	ushort	fen_minflr;	/* Minimum frame length (64) */
572*4882a593Smuzhiyun 	ushort	fen_taddrh;	/* Filter transfer MAC address */
573*4882a593Smuzhiyun 	ushort	fen_taddrm;
574*4882a593Smuzhiyun 	ushort	fen_taddrl;
575*4882a593Smuzhiyun 	ushort	fen_padptr;	/* Pointer to pad byte buffer */
576*4882a593Smuzhiyun 	ushort	fen_cftype;	/* control frame type */
577*4882a593Smuzhiyun 	ushort	fen_cfrange;	/* control frame range */
578*4882a593Smuzhiyun 	ushort	fen_maxb;	/* maximum BD count */
579*4882a593Smuzhiyun 	ushort	fen_maxd1;	/* Max DMA1 length (1520) */
580*4882a593Smuzhiyun 	ushort	fen_maxd2;	/* Max DMA2 length (1520) */
581*4882a593Smuzhiyun 	ushort	fen_maxd;	/* internal max DMA count */
582*4882a593Smuzhiyun 	ushort	fen_dmacnt;	/* internal DMA counter */
583*4882a593Smuzhiyun 	uint	fen_octc;	/* Total octect counter */
584*4882a593Smuzhiyun 	uint	fen_colc;	/* Total collision counter */
585*4882a593Smuzhiyun 	uint	fen_broc;	/* Total broadcast packet counter */
586*4882a593Smuzhiyun 	uint	fen_mulc;	/* Total multicast packet count */
587*4882a593Smuzhiyun 	uint	fen_uspc;	/* Total packets < 64 bytes */
588*4882a593Smuzhiyun 	uint	fen_frgc;	/* Total packets < 64 bytes with errors */
589*4882a593Smuzhiyun 	uint	fen_ospc;	/* Total packets > 1518 */
590*4882a593Smuzhiyun 	uint	fen_jbrc;	/* Total packets > 1518 with errors */
591*4882a593Smuzhiyun 	uint	fen_p64c;	/* Total packets == 64 bytes */
592*4882a593Smuzhiyun 	uint	fen_p65c;	/* Total packets 64 < bytes <= 127 */
593*4882a593Smuzhiyun 	uint	fen_p128c;	/* Total packets 127 < bytes <= 255 */
594*4882a593Smuzhiyun 	uint	fen_p256c;	/* Total packets 256 < bytes <= 511 */
595*4882a593Smuzhiyun 	uint	fen_p512c;	/* Total packets 512 < bytes <= 1023 */
596*4882a593Smuzhiyun 	uint	fen_p1024c;	/* Total packets 1024 < bytes <= 1518 */
597*4882a593Smuzhiyun 	uint	fen_cambuf;	/* Internal CAM buffer poiner */
598*4882a593Smuzhiyun 	ushort	fen_rfthr;	/* Received frames threshold */
599*4882a593Smuzhiyun 	ushort	fen_rfcnt;	/* Received frames count */
600*4882a593Smuzhiyun } fcc_enet_t;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun /* FCC Event/Mask register as used by Ethernet.
603*4882a593Smuzhiyun */
604*4882a593Smuzhiyun #define FCC_ENET_GRA	((ushort)0x0080)	/* Graceful stop complete */
605*4882a593Smuzhiyun #define FCC_ENET_RXC	((ushort)0x0040)	/* Control Frame Received */
606*4882a593Smuzhiyun #define FCC_ENET_TXC	((ushort)0x0020)	/* Out of seq. Tx sent */
607*4882a593Smuzhiyun #define FCC_ENET_TXE	((ushort)0x0010)	/* Transmit Error */
608*4882a593Smuzhiyun #define FCC_ENET_RXF	((ushort)0x0008)	/* Full frame received */
609*4882a593Smuzhiyun #define FCC_ENET_BSY	((ushort)0x0004)	/* Busy.  Rx Frame dropped */
610*4882a593Smuzhiyun #define FCC_ENET_TXB	((ushort)0x0002)	/* A buffer was transmitted */
611*4882a593Smuzhiyun #define FCC_ENET_RXB	((ushort)0x0001)	/* A buffer was received */
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun /* FCC Mode Register (FPSMR) as used by Ethernet.
614*4882a593Smuzhiyun */
615*4882a593Smuzhiyun #define FCC_PSMR_HBC	((uint)0x80000000)	/* Enable heartbeat */
616*4882a593Smuzhiyun #define FCC_PSMR_FC	((uint)0x40000000)	/* Force Collision */
617*4882a593Smuzhiyun #define FCC_PSMR_SBT	((uint)0x20000000)	/* Stop backoff timer */
618*4882a593Smuzhiyun #define FCC_PSMR_LPB	((uint)0x10000000)	/* Local protect. 1 = FDX */
619*4882a593Smuzhiyun #define FCC_PSMR_LCW	((uint)0x08000000)	/* Late collision select */
620*4882a593Smuzhiyun #define FCC_PSMR_FDE	((uint)0x04000000)	/* Full Duplex Enable */
621*4882a593Smuzhiyun #define FCC_PSMR_MON	((uint)0x02000000)	/* RMON Enable */
622*4882a593Smuzhiyun #define FCC_PSMR_PRO	((uint)0x00400000)	/* Promiscuous Enable */
623*4882a593Smuzhiyun #define FCC_PSMR_FCE	((uint)0x00200000)	/* Flow Control Enable */
624*4882a593Smuzhiyun #define FCC_PSMR_RSH	((uint)0x00100000)	/* Receive Short Frames */
625*4882a593Smuzhiyun #define FCC_PSMR_CAM	((uint)0x00000400)	/* CAM enable */
626*4882a593Smuzhiyun #define FCC_PSMR_BRO	((uint)0x00000200)	/* Broadcast pkt discard */
627*4882a593Smuzhiyun #define FCC_PSMR_ENCRC	((uint)0x00000080)	/* Use 32-bit CRC */
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /* IIC parameter RAM.
630*4882a593Smuzhiyun */
631*4882a593Smuzhiyun typedef struct iic {
632*4882a593Smuzhiyun 	ushort	iic_rbase;	/* Rx Buffer descriptor base address */
633*4882a593Smuzhiyun 	ushort	iic_tbase;	/* Tx Buffer descriptor base address */
634*4882a593Smuzhiyun 	u_char	iic_rfcr;	/* Rx function code */
635*4882a593Smuzhiyun 	u_char	iic_tfcr;	/* Tx function code */
636*4882a593Smuzhiyun 	ushort	iic_mrblr;	/* Max receive buffer length */
637*4882a593Smuzhiyun 	uint	iic_rstate;	/* Internal */
638*4882a593Smuzhiyun 	uint	iic_rdp;	/* Internal */
639*4882a593Smuzhiyun 	ushort	iic_rbptr;	/* Internal */
640*4882a593Smuzhiyun 	ushort	iic_rbc;	/* Internal */
641*4882a593Smuzhiyun 	uint	iic_rxtmp;	/* Internal */
642*4882a593Smuzhiyun 	uint	iic_tstate;	/* Internal */
643*4882a593Smuzhiyun 	uint	iic_tdp;	/* Internal */
644*4882a593Smuzhiyun 	ushort	iic_tbptr;	/* Internal */
645*4882a593Smuzhiyun 	ushort	iic_tbc;	/* Internal */
646*4882a593Smuzhiyun 	uint	iic_txtmp;	/* Internal */
647*4882a593Smuzhiyun } iic_t;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun /* IDMA parameter RAM
650*4882a593Smuzhiyun */
651*4882a593Smuzhiyun typedef struct idma {
652*4882a593Smuzhiyun 	ushort ibase;		/* IDMA buffer descriptor table base address */
653*4882a593Smuzhiyun 	ushort dcm;		/* DMA channel mode */
654*4882a593Smuzhiyun 	ushort ibdptr;		/* IDMA current buffer descriptor pointer */
655*4882a593Smuzhiyun 	ushort dpr_buf;		/* IDMA transfer buffer base address */
656*4882a593Smuzhiyun 	ushort buf_inv;		/* internal buffer inventory */
657*4882a593Smuzhiyun 	ushort ss_max;		/* steady-state maximum transfer size */
658*4882a593Smuzhiyun 	ushort dpr_in_ptr;	/* write pointer inside the internal buffer */
659*4882a593Smuzhiyun 	ushort sts;		/* source transfer size */
660*4882a593Smuzhiyun 	ushort dpr_out_ptr;	/* read pointer inside the internal buffer */
661*4882a593Smuzhiyun 	ushort seob;		/* source end of burst */
662*4882a593Smuzhiyun 	ushort deob;		/* destination end of burst */
663*4882a593Smuzhiyun 	ushort dts;		/* destination transfer size */
664*4882a593Smuzhiyun 	ushort ret_add;		/* return address when working in ERM=1 mode */
665*4882a593Smuzhiyun 	ushort res0;		/* reserved */
666*4882a593Smuzhiyun 	uint   bd_cnt;		/* internal byte count */
667*4882a593Smuzhiyun 	uint   s_ptr;		/* source internal data pointer */
668*4882a593Smuzhiyun 	uint   d_ptr;		/* destination internal data pointer */
669*4882a593Smuzhiyun 	uint   istate;		/* internal state */
670*4882a593Smuzhiyun 	u_char res1[20];	/* pad to 64-byte length */
671*4882a593Smuzhiyun } idma_t;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /* DMA channel mode bit fields
674*4882a593Smuzhiyun */
675*4882a593Smuzhiyun #define IDMA_DCM_FB		((ushort)0x8000) /* fly-by mode */
676*4882a593Smuzhiyun #define IDMA_DCM_LP		((ushort)0x4000) /* low priority */
677*4882a593Smuzhiyun #define IDMA_DCM_TC2		((ushort)0x0400) /* value driven on TC[2] */
678*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_MASK	((ushort)0x01c0) /* mask for DMA wrap */
679*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_64	((ushort)0x0000) /* 64-byte DMA xfer buffer */
680*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_128	((ushort)0x0040) /* 128-byte DMA xfer buffer */
681*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_256	((ushort)0x0080) /* 256-byte DMA xfer buffer */
682*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_512	((ushort)0x00c0) /* 512-byte DMA xfer buffer */
683*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_1024	((ushort)0x0100) /* 1024-byte DMA xfer buffer */
684*4882a593Smuzhiyun #define IDMA_DCM_DMA_WRAP_2048	((ushort)0x0140) /* 2048-byte DMA xfer buffer */
685*4882a593Smuzhiyun #define IDMA_DCM_SINC		((ushort)0x0020) /* source inc addr */
686*4882a593Smuzhiyun #define IDMA_DCM_DINC		((ushort)0x0010) /* destination inc addr */
687*4882a593Smuzhiyun #define IDMA_DCM_ERM		((ushort)0x0008) /* external request mode */
688*4882a593Smuzhiyun #define IDMA_DCM_DT		((ushort)0x0004) /* DONE treatment */
689*4882a593Smuzhiyun #define IDMA_DCM_SD_MASK	((ushort)0x0003) /* mask for SD bit field */
690*4882a593Smuzhiyun #define IDMA_DCM_SD_MEM2MEM	((ushort)0x0000) /* memory-to-memory xfer */
691*4882a593Smuzhiyun #define IDMA_DCM_SD_PER2MEM	((ushort)0x0002) /* peripheral-to-memory xfer */
692*4882a593Smuzhiyun #define IDMA_DCM_SD_MEM2PER	((ushort)0x0001) /* memory-to-peripheral xfer */
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /* IDMA Buffer Descriptors
695*4882a593Smuzhiyun */
696*4882a593Smuzhiyun typedef struct idma_bd {
697*4882a593Smuzhiyun 	uint flags;
698*4882a593Smuzhiyun 	uint len;	/* data length */
699*4882a593Smuzhiyun 	uint src;	/* source data buffer pointer */
700*4882a593Smuzhiyun 	uint dst;	/* destination data buffer pointer */
701*4882a593Smuzhiyun } idma_bd_t;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /* IDMA buffer descriptor flag bit fields
704*4882a593Smuzhiyun */
705*4882a593Smuzhiyun #define IDMA_BD_V	((uint)0x80000000)	/* valid */
706*4882a593Smuzhiyun #define IDMA_BD_W	((uint)0x20000000)	/* wrap */
707*4882a593Smuzhiyun #define IDMA_BD_I	((uint)0x10000000)	/* interrupt */
708*4882a593Smuzhiyun #define IDMA_BD_L	((uint)0x08000000)	/* last */
709*4882a593Smuzhiyun #define IDMA_BD_CM	((uint)0x02000000)	/* continuous mode */
710*4882a593Smuzhiyun #define IDMA_BD_SDN	((uint)0x00400000)	/* source done */
711*4882a593Smuzhiyun #define IDMA_BD_DDN	((uint)0x00200000)	/* destination done */
712*4882a593Smuzhiyun #define IDMA_BD_DGBL	((uint)0x00100000)	/* destination global */
713*4882a593Smuzhiyun #define IDMA_BD_DBO_LE	((uint)0x00040000)	/* little-end dest byte order */
714*4882a593Smuzhiyun #define IDMA_BD_DBO_BE	((uint)0x00080000)	/* big-end dest byte order */
715*4882a593Smuzhiyun #define IDMA_BD_DDTB	((uint)0x00010000)	/* destination data bus */
716*4882a593Smuzhiyun #define IDMA_BD_SGBL	((uint)0x00002000)	/* source global */
717*4882a593Smuzhiyun #define IDMA_BD_SBO_LE	((uint)0x00000800)	/* little-end src byte order */
718*4882a593Smuzhiyun #define IDMA_BD_SBO_BE	((uint)0x00001000)	/* big-end src byte order */
719*4882a593Smuzhiyun #define IDMA_BD_SDTB	((uint)0x00000200)	/* source data bus */
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /* per-channel IDMA registers
722*4882a593Smuzhiyun */
723*4882a593Smuzhiyun typedef struct im_idma {
724*4882a593Smuzhiyun 	u_char idsr;			/* IDMAn event status register */
725*4882a593Smuzhiyun 	u_char res0[3];
726*4882a593Smuzhiyun 	u_char idmr;			/* IDMAn event mask register */
727*4882a593Smuzhiyun 	u_char res1[3];
728*4882a593Smuzhiyun } im_idma_t;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /* IDMA event register bit fields
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun #define IDMA_EVENT_SC	((unsigned char)0x08)	/* stop completed */
733*4882a593Smuzhiyun #define IDMA_EVENT_OB	((unsigned char)0x04)	/* out of buffers */
734*4882a593Smuzhiyun #define IDMA_EVENT_EDN	((unsigned char)0x02)	/* external DONE asserted */
735*4882a593Smuzhiyun #define IDMA_EVENT_BC	((unsigned char)0x01)	/* buffer descriptor complete */
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun /* RISC Controller Configuration Register (RCCR) bit fields
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun #define RCCR_TIME	((uint)0x80000000) /* timer enable */
740*4882a593Smuzhiyun #define RCCR_TIMEP_MASK	((uint)0x3f000000) /* mask for timer period bit field */
741*4882a593Smuzhiyun #define RCCR_DR0M	((uint)0x00800000) /* IDMA0 request mode */
742*4882a593Smuzhiyun #define RCCR_DR1M	((uint)0x00400000) /* IDMA1 request mode */
743*4882a593Smuzhiyun #define RCCR_DR2M	((uint)0x00000080) /* IDMA2 request mode */
744*4882a593Smuzhiyun #define RCCR_DR3M	((uint)0x00000040) /* IDMA3 request mode */
745*4882a593Smuzhiyun #define RCCR_DR0QP_MASK	((uint)0x00300000) /* mask for IDMA0 req priority */
746*4882a593Smuzhiyun #define RCCR_DR0QP_HIGH ((uint)0x00000000) /* IDMA0 has high req priority */
747*4882a593Smuzhiyun #define RCCR_DR0QP_MED	((uint)0x00100000) /* IDMA0 has medium req priority */
748*4882a593Smuzhiyun #define RCCR_DR0QP_LOW	((uint)0x00200000) /* IDMA0 has low req priority */
749*4882a593Smuzhiyun #define RCCR_DR1QP_MASK	((uint)0x00030000) /* mask for IDMA1 req priority */
750*4882a593Smuzhiyun #define RCCR_DR1QP_HIGH ((uint)0x00000000) /* IDMA1 has high req priority */
751*4882a593Smuzhiyun #define RCCR_DR1QP_MED	((uint)0x00010000) /* IDMA1 has medium req priority */
752*4882a593Smuzhiyun #define RCCR_DR1QP_LOW	((uint)0x00020000) /* IDMA1 has low req priority */
753*4882a593Smuzhiyun #define RCCR_DR2QP_MASK	((uint)0x00000030) /* mask for IDMA2 req priority */
754*4882a593Smuzhiyun #define RCCR_DR2QP_HIGH ((uint)0x00000000) /* IDMA2 has high req priority */
755*4882a593Smuzhiyun #define RCCR_DR2QP_MED	((uint)0x00000010) /* IDMA2 has medium req priority */
756*4882a593Smuzhiyun #define RCCR_DR2QP_LOW	((uint)0x00000020) /* IDMA2 has low req priority */
757*4882a593Smuzhiyun #define RCCR_DR3QP_MASK	((uint)0x00000003) /* mask for IDMA3 req priority */
758*4882a593Smuzhiyun #define RCCR_DR3QP_HIGH ((uint)0x00000000) /* IDMA3 has high req priority */
759*4882a593Smuzhiyun #define RCCR_DR3QP_MED	((uint)0x00000001) /* IDMA3 has medium req priority */
760*4882a593Smuzhiyun #define RCCR_DR3QP_LOW	((uint)0x00000002) /* IDMA3 has low req priority */
761*4882a593Smuzhiyun #define RCCR_EIE	((uint)0x00080000) /* external interrupt enable */
762*4882a593Smuzhiyun #define RCCR_SCD	((uint)0x00040000) /* scheduler configuration */
763*4882a593Smuzhiyun #define RCCR_ERAM_MASK	((uint)0x0000e000) /* mask for enable RAM microcode */
764*4882a593Smuzhiyun #define RCCR_ERAM_0KB	((uint)0x00000000) /* use 0KB of dpram for microcode */
765*4882a593Smuzhiyun #define RCCR_ERAM_2KB	((uint)0x00002000) /* use 2KB of dpram for microcode */
766*4882a593Smuzhiyun #define RCCR_ERAM_4KB	((uint)0x00004000) /* use 4KB of dpram for microcode */
767*4882a593Smuzhiyun #define RCCR_ERAM_6KB	((uint)0x00006000) /* use 6KB of dpram for microcode */
768*4882a593Smuzhiyun #define RCCR_ERAM_8KB	((uint)0x00008000) /* use 8KB of dpram for microcode */
769*4882a593Smuzhiyun #define RCCR_ERAM_10KB	((uint)0x0000a000) /* use 10KB of dpram for microcode */
770*4882a593Smuzhiyun #define RCCR_ERAM_12KB	((uint)0x0000c000) /* use 12KB of dpram for microcode */
771*4882a593Smuzhiyun #define RCCR_EDM0	((uint)0x00000800) /* DREQ0 edge detect mode */
772*4882a593Smuzhiyun #define RCCR_EDM1	((uint)0x00000400) /* DREQ1 edge detect mode */
773*4882a593Smuzhiyun #define RCCR_EDM2	((uint)0x00000200) /* DREQ2 edge detect mode */
774*4882a593Smuzhiyun #define RCCR_EDM3	((uint)0x00000100) /* DREQ3 edge detect mode */
775*4882a593Smuzhiyun #define RCCR_DEM01	((uint)0x00000008) /* DONE0/DONE1 edge detect mode */
776*4882a593Smuzhiyun #define RCCR_DEM23	((uint)0x00000004) /* DONE2/DONE3 edge detect mode */
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun /*-----------------------------------------------------------------------
779*4882a593Smuzhiyun  * CMXFCR - CMX FCC Clock Route Register
780*4882a593Smuzhiyun  */
781*4882a593Smuzhiyun #define CMXFCR_FC1         0x40000000   /* FCC1 connection              */
782*4882a593Smuzhiyun #define CMXFCR_RF1CS_MSK   0x38000000   /* Receive FCC1 Clock Source Mask */
783*4882a593Smuzhiyun #define CMXFCR_TF1CS_MSK   0x07000000   /* Transmit FCC1 Clock Source Mask */
784*4882a593Smuzhiyun #define CMXFCR_FC2         0x00400000   /* FCC2 connection              */
785*4882a593Smuzhiyun #define CMXFCR_RF2CS_MSK   0x00380000   /* Receive FCC2 Clock Source Mask */
786*4882a593Smuzhiyun #define CMXFCR_TF2CS_MSK   0x00070000   /* Transmit FCC2 Clock Source Mask */
787*4882a593Smuzhiyun #define CMXFCR_FC3         0x00004000   /* FCC3 connection              */
788*4882a593Smuzhiyun #define CMXFCR_RF3CS_MSK   0x00003800   /* Receive FCC3 Clock Source Mask */
789*4882a593Smuzhiyun #define CMXFCR_TF3CS_MSK   0x00000700   /* Transmit FCC3 Clock Source Mask */
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG5  0x00000000   /* Receive FCC1 Clock Source is BRG5 */
792*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG6  0x08000000   /* Receive FCC1 Clock Source is BRG6 */
793*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG7  0x10000000   /* Receive FCC1 Clock Source is BRG7 */
794*4882a593Smuzhiyun #define CMXFCR_RF1CS_BRG8  0x18000000   /* Receive FCC1 Clock Source is BRG8 */
795*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK9  0x20000000   /* Receive FCC1 Clock Source is CLK9 */
796*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK10 0x28000000   /* Receive FCC1 Clock Source is CLK10 */
797*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK11 0x30000000   /* Receive FCC1 Clock Source is CLK11 */
798*4882a593Smuzhiyun #define CMXFCR_RF1CS_CLK12 0x38000000   /* Receive FCC1 Clock Source is CLK12 */
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG5  0x00000000   /* Transmit FCC1 Clock Source is BRG5 */
801*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG6  0x01000000   /* Transmit FCC1 Clock Source is BRG6 */
802*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG7  0x02000000   /* Transmit FCC1 Clock Source is BRG7 */
803*4882a593Smuzhiyun #define CMXFCR_TF1CS_BRG8  0x03000000   /* Transmit FCC1 Clock Source is BRG8 */
804*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK9  0x04000000   /* Transmit FCC1 Clock Source is CLK9 */
805*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK10 0x05000000   /* Transmit FCC1 Clock Source is CLK10 */
806*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK11 0x06000000   /* Transmit FCC1 Clock Source is CLK11 */
807*4882a593Smuzhiyun #define CMXFCR_TF1CS_CLK12 0x07000000   /* Transmit FCC1 Clock Source is CLK12 */
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG5  0x00000000   /* Receive FCC2 Clock Source is BRG5 */
810*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG6  0x00080000   /* Receive FCC2 Clock Source is BRG6 */
811*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG7  0x00100000   /* Receive FCC2 Clock Source is BRG7 */
812*4882a593Smuzhiyun #define CMXFCR_RF2CS_BRG8  0x00180000   /* Receive FCC2 Clock Source is BRG8 */
813*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK13 0x00200000   /* Receive FCC2 Clock Source is CLK13 */
814*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK14 0x00280000   /* Receive FCC2 Clock Source is CLK14 */
815*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK15 0x00300000   /* Receive FCC2 Clock Source is CLK15 */
816*4882a593Smuzhiyun #define CMXFCR_RF2CS_CLK16 0x00380000   /* Receive FCC2 Clock Source is CLK16 */
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG5  0x00000000   /* Transmit FCC2 Clock Source is BRG5 */
819*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG6  0x00010000   /* Transmit FCC2 Clock Source is BRG6 */
820*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG7  0x00020000   /* Transmit FCC2 Clock Source is BRG7 */
821*4882a593Smuzhiyun #define CMXFCR_TF2CS_BRG8  0x00030000   /* Transmit FCC2 Clock Source is BRG8 */
822*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK13 0x00040000   /* Transmit FCC2 Clock Source is CLK13 */
823*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK14 0x00050000   /* Transmit FCC2 Clock Source is CLK14 */
824*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK15 0x00060000   /* Transmit FCC2 Clock Source is CLK15 */
825*4882a593Smuzhiyun #define CMXFCR_TF2CS_CLK16 0x00070000   /* Transmit FCC2 Clock Source is CLK16 */
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG5  0x00000000   /* Receive FCC3 Clock Source is BRG5 */
828*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG6  0x00000800   /* Receive FCC3 Clock Source is BRG6 */
829*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG7  0x00001000   /* Receive FCC3 Clock Source is BRG7 */
830*4882a593Smuzhiyun #define CMXFCR_RF3CS_BRG8  0x00001800   /* Receive FCC3 Clock Source is BRG8 */
831*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK13 0x00002000   /* Receive FCC3 Clock Source is CLK13 */
832*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK14 0x00002800   /* Receive FCC3 Clock Source is CLK14 */
833*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK15 0x00003000   /* Receive FCC3 Clock Source is CLK15 */
834*4882a593Smuzhiyun #define CMXFCR_RF3CS_CLK16 0x00003800   /* Receive FCC3 Clock Source is CLK16 */
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG5  0x00000000   /* Transmit FCC3 Clock Source is BRG5 */
837*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG6  0x00000100   /* Transmit FCC3 Clock Source is BRG6 */
838*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG7  0x00000200   /* Transmit FCC3 Clock Source is BRG7 */
839*4882a593Smuzhiyun #define CMXFCR_TF3CS_BRG8  0x00000300   /* Transmit FCC3 Clock Source is BRG8 */
840*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK13 0x00000400   /* Transmit FCC3 Clock Source is CLK13 */
841*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK14 0x00000500   /* Transmit FCC3 Clock Source is CLK14 */
842*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK15 0x00000600   /* Transmit FCC3 Clock Source is CLK15 */
843*4882a593Smuzhiyun #define CMXFCR_TF3CS_CLK16 0x00000700   /* Transmit FCC3 Clock Source is CLK16 */
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /*-----------------------------------------------------------------------
846*4882a593Smuzhiyun  * CMXSCR - CMX SCC Clock Route Register
847*4882a593Smuzhiyun  */
848*4882a593Smuzhiyun #define CMXSCR_GR1         0x80000000   /* Grant Support of SCC1        */
849*4882a593Smuzhiyun #define CMXSCR_SC1         0x40000000   /* SCC1 connection              */
850*4882a593Smuzhiyun #define CMXSCR_RS1CS_MSK   0x38000000   /* Receive SCC1 Clock Source Mask */
851*4882a593Smuzhiyun #define CMXSCR_TS1CS_MSK   0x07000000   /* Transmit SCC1 Clock Source Mask */
852*4882a593Smuzhiyun #define CMXSCR_GR2         0x00800000   /* Grant Support of SCC2        */
853*4882a593Smuzhiyun #define CMXSCR_SC2         0x00400000   /* SCC2 connection              */
854*4882a593Smuzhiyun #define CMXSCR_RS2CS_MSK   0x00380000   /* Receive SCC2 Clock Source Mask */
855*4882a593Smuzhiyun #define CMXSCR_TS2CS_MSK   0x00070000   /* Transmit SCC2 Clock Source Mask */
856*4882a593Smuzhiyun #define CMXSCR_GR3         0x00008000   /* Grant Support of SCC3        */
857*4882a593Smuzhiyun #define CMXSCR_SC3         0x00004000   /* SCC3 connection              */
858*4882a593Smuzhiyun #define CMXSCR_RS3CS_MSK   0x00003800   /* Receive SCC3 Clock Source Mask */
859*4882a593Smuzhiyun #define CMXSCR_TS3CS_MSK   0x00000700   /* Transmit SCC3 Clock Source Mask */
860*4882a593Smuzhiyun #define CMXSCR_GR4         0x00000080   /* Grant Support of SCC4        */
861*4882a593Smuzhiyun #define CMXSCR_SC4         0x00000040   /* SCC4 connection              */
862*4882a593Smuzhiyun #define CMXSCR_RS4CS_MSK   0x00000038   /* Receive SCC4 Clock Source Mask */
863*4882a593Smuzhiyun #define CMXSCR_TS4CS_MSK   0x00000007   /* Transmit SCC4 Clock Source Mask */
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG1  0x00000000   /* SCC1 Rx Clock Source is BRG1 */
866*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG2  0x08000000   /* SCC1 Rx Clock Source is BRG2 */
867*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG3  0x10000000   /* SCC1 Rx Clock Source is BRG3 */
868*4882a593Smuzhiyun #define CMXSCR_RS1CS_BRG4  0x18000000   /* SCC1 Rx Clock Source is BRG4 */
869*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK11 0x20000000   /* SCC1 Rx Clock Source is CLK11 */
870*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK12 0x28000000   /* SCC1 Rx Clock Source is CLK12 */
871*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK3  0x30000000   /* SCC1 Rx Clock Source is CLK3 */
872*4882a593Smuzhiyun #define CMXSCR_RS1CS_CLK4  0x38000000   /* SCC1 Rx Clock Source is CLK4 */
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG1  0x00000000   /* SCC1 Tx Clock Source is BRG1 */
875*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG2  0x01000000   /* SCC1 Tx Clock Source is BRG2 */
876*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG3  0x02000000   /* SCC1 Tx Clock Source is BRG3 */
877*4882a593Smuzhiyun #define CMXSCR_TS1CS_BRG4  0x03000000   /* SCC1 Tx Clock Source is BRG4 */
878*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK11 0x04000000   /* SCC1 Tx Clock Source is CLK11 */
879*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK12 0x05000000   /* SCC1 Tx Clock Source is CLK12 */
880*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK3  0x06000000   /* SCC1 Tx Clock Source is CLK3 */
881*4882a593Smuzhiyun #define CMXSCR_TS1CS_CLK4  0x07000000   /* SCC1 Tx Clock Source is CLK4 */
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG1  0x00000000   /* SCC2 Rx Clock Source is BRG1 */
884*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG2  0x00080000   /* SCC2 Rx Clock Source is BRG2 */
885*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG3  0x00100000   /* SCC2 Rx Clock Source is BRG3 */
886*4882a593Smuzhiyun #define CMXSCR_RS2CS_BRG4  0x00180000   /* SCC2 Rx Clock Source is BRG4 */
887*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK11 0x00200000   /* SCC2 Rx Clock Source is CLK11 */
888*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK12 0x00280000   /* SCC2 Rx Clock Source is CLK12 */
889*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK3  0x00300000   /* SCC2 Rx Clock Source is CLK3 */
890*4882a593Smuzhiyun #define CMXSCR_RS2CS_CLK4  0x00380000   /* SCC2 Rx Clock Source is CLK4 */
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG1  0x00000000   /* SCC2 Tx Clock Source is BRG1 */
893*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG2  0x00010000   /* SCC2 Tx Clock Source is BRG2 */
894*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG3  0x00020000   /* SCC2 Tx Clock Source is BRG3 */
895*4882a593Smuzhiyun #define CMXSCR_TS2CS_BRG4  0x00030000   /* SCC2 Tx Clock Source is BRG4 */
896*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK11 0x00040000   /* SCC2 Tx Clock Source is CLK11 */
897*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK12 0x00050000   /* SCC2 Tx Clock Source is CLK12 */
898*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK3  0x00060000   /* SCC2 Tx Clock Source is CLK3 */
899*4882a593Smuzhiyun #define CMXSCR_TS2CS_CLK4  0x00070000   /* SCC2 Tx Clock Source is CLK4 */
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG1  0x00000000   /* SCC3 Rx Clock Source is BRG1 */
902*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG2  0x00000800   /* SCC3 Rx Clock Source is BRG2 */
903*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG3  0x00001000   /* SCC3 Rx Clock Source is BRG3 */
904*4882a593Smuzhiyun #define CMXSCR_RS3CS_BRG4  0x00001800   /* SCC3 Rx Clock Source is BRG4 */
905*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK5  0x00002000   /* SCC3 Rx Clock Source is CLK5 */
906*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK6  0x00002800   /* SCC3 Rx Clock Source is CLK6 */
907*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK7  0x00003000   /* SCC3 Rx Clock Source is CLK7 */
908*4882a593Smuzhiyun #define CMXSCR_RS3CS_CLK8  0x00003800   /* SCC3 Rx Clock Source is CLK8 */
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG1  0x00000000   /* SCC3 Tx Clock Source is BRG1 */
911*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG2  0x00000100   /* SCC3 Tx Clock Source is BRG2 */
912*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG3  0x00000200   /* SCC3 Tx Clock Source is BRG3 */
913*4882a593Smuzhiyun #define CMXSCR_TS3CS_BRG4  0x00000300   /* SCC3 Tx Clock Source is BRG4 */
914*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK5  0x00000400   /* SCC3 Tx Clock Source is CLK5 */
915*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK6  0x00000500   /* SCC3 Tx Clock Source is CLK6 */
916*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK7  0x00000600   /* SCC3 Tx Clock Source is CLK7 */
917*4882a593Smuzhiyun #define CMXSCR_TS3CS_CLK8  0x00000700   /* SCC3 Tx Clock Source is CLK8 */
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG1  0x00000000   /* SCC4 Rx Clock Source is BRG1 */
920*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG2  0x00000008   /* SCC4 Rx Clock Source is BRG2 */
921*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG3  0x00000010   /* SCC4 Rx Clock Source is BRG3 */
922*4882a593Smuzhiyun #define CMXSCR_RS4CS_BRG4  0x00000018   /* SCC4 Rx Clock Source is BRG4 */
923*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK5  0x00000020   /* SCC4 Rx Clock Source is CLK5 */
924*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK6  0x00000028   /* SCC4 Rx Clock Source is CLK6 */
925*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK7  0x00000030   /* SCC4 Rx Clock Source is CLK7 */
926*4882a593Smuzhiyun #define CMXSCR_RS4CS_CLK8  0x00000038   /* SCC4 Rx Clock Source is CLK8 */
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG1  0x00000000   /* SCC4 Tx Clock Source is BRG1 */
929*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG2  0x00000001   /* SCC4 Tx Clock Source is BRG2 */
930*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG3  0x00000002   /* SCC4 Tx Clock Source is BRG3 */
931*4882a593Smuzhiyun #define CMXSCR_TS4CS_BRG4  0x00000003   /* SCC4 Tx Clock Source is BRG4 */
932*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK5  0x00000004   /* SCC4 Tx Clock Source is CLK5 */
933*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK6  0x00000005   /* SCC4 Tx Clock Source is CLK6 */
934*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK7  0x00000006   /* SCC4 Tx Clock Source is CLK7 */
935*4882a593Smuzhiyun #define CMXSCR_TS4CS_CLK8  0x00000007   /* SCC4 Tx Clock Source is CLK8 */
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun /*-----------------------------------------------------------------------
938*4882a593Smuzhiyun  * SIUMCR - SIU Module Configuration Register				 4-31
939*4882a593Smuzhiyun  */
940*4882a593Smuzhiyun #define SIUMCR_BBD	0x80000000	/* Bus Busy Disable		*/
941*4882a593Smuzhiyun #define SIUMCR_ESE	0x40000000	/* External Snoop Enable	*/
942*4882a593Smuzhiyun #define SIUMCR_PBSE	0x20000000	/* Parity Byte Select Enable	*/
943*4882a593Smuzhiyun #define SIUMCR_CDIS	0x10000000	/* Core Disable			*/
944*4882a593Smuzhiyun #define SIUMCR_DPPC00	0x00000000	/* Data Parity Pins Configuration*/
945*4882a593Smuzhiyun #define SIUMCR_DPPC01	0x04000000	/* - " -			*/
946*4882a593Smuzhiyun #define SIUMCR_DPPC10	0x08000000	/* - " -			*/
947*4882a593Smuzhiyun #define SIUMCR_DPPC11	0x0c000000	/* - " -			*/
948*4882a593Smuzhiyun #define SIUMCR_L2CPC00	0x00000000	/* L2 Cache Pins Configuration	*/
949*4882a593Smuzhiyun #define SIUMCR_L2CPC01	0x01000000	/* - " -			*/
950*4882a593Smuzhiyun #define SIUMCR_L2CPC10	0x02000000	/* - " -			*/
951*4882a593Smuzhiyun #define SIUMCR_L2CPC11	0x03000000	/* - " -			*/
952*4882a593Smuzhiyun #define SIUMCR_LBPC00	0x00000000	/* Local Bus Pins Configuration	*/
953*4882a593Smuzhiyun #define SIUMCR_LBPC01	0x00400000	/* - " -			*/
954*4882a593Smuzhiyun #define SIUMCR_LBPC10	0x00800000	/* - " -			*/
955*4882a593Smuzhiyun #define SIUMCR_LBPC11	0x00c00000	/* - " -			*/
956*4882a593Smuzhiyun #define SIUMCR_APPC00	0x00000000	/* Address Parity Pins Configuration*/
957*4882a593Smuzhiyun #define SIUMCR_APPC01	0x00100000	/* - " -			*/
958*4882a593Smuzhiyun #define SIUMCR_APPC10	0x00200000	/* - " -			*/
959*4882a593Smuzhiyun #define SIUMCR_APPC11	0x00300000	/* - " -			*/
960*4882a593Smuzhiyun #define SIUMCR_CS10PC00	0x00000000	/* CS10 Pin Configuration	*/
961*4882a593Smuzhiyun #define SIUMCR_CS10PC01	0x00040000	/* - " -			*/
962*4882a593Smuzhiyun #define SIUMCR_CS10PC10	0x00080000	/* - " -			*/
963*4882a593Smuzhiyun #define SIUMCR_CS10PC11	0x000c0000	/* - " -			*/
964*4882a593Smuzhiyun #define SIUMCR_BCTLC00	0x00000000	/* Buffer Control Configuration	*/
965*4882a593Smuzhiyun #define SIUMCR_BCTLC01	0x00010000	/* - " -			*/
966*4882a593Smuzhiyun #define SIUMCR_BCTLC10	0x00020000	/* - " -			*/
967*4882a593Smuzhiyun #define SIUMCR_BCTLC11	0x00030000	/* - " -			*/
968*4882a593Smuzhiyun #define SIUMCR_MMR00	0x00000000	/* Mask Masters Requests	*/
969*4882a593Smuzhiyun #define SIUMCR_MMR01	0x00004000	/* - " -			*/
970*4882a593Smuzhiyun #define SIUMCR_MMR10	0x00008000	/* - " -			*/
971*4882a593Smuzhiyun #define SIUMCR_MMR11	0x0000c000	/* - " -			*/
972*4882a593Smuzhiyun #define SIUMCR_LPBSE	0x00002000	/* LocalBus Parity Byte Select Enable*/
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun /*-----------------------------------------------------------------------
975*4882a593Smuzhiyun  * SCCR - System Clock Control Register					 9-8
976*4882a593Smuzhiyun */
977*4882a593Smuzhiyun #define SCCR_PCI_MODE	0x00000100	/* PCI Mode	*/
978*4882a593Smuzhiyun #define SCCR_PCI_MODCK	0x00000080	/* Value of PCI_MODCK pin	*/
979*4882a593Smuzhiyun #define SCCR_PCIDF_MSK	0x00000078	/* PCI division factor	*/
980*4882a593Smuzhiyun #define SCCR_PCIDF_SHIFT 3
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun #ifndef CPM_IMMR_OFFSET
983*4882a593Smuzhiyun #define CPM_IMMR_OFFSET	0x101a8
984*4882a593Smuzhiyun #endif
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun #define FCC_PSMR_RMII	((uint)0x00020000)	/* Use RMII interface */
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun /* FCC iop & clock configuration. BSP code is responsible to define Fx_RXCLK & Fx_TXCLK
989*4882a593Smuzhiyun  * in order to use clock-computing stuff below for the FCC x
990*4882a593Smuzhiyun  */
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun /* Automatically generates register configurations */
993*4882a593Smuzhiyun #define PC_CLK(x)	((uint)(1<<(x-1)))	/* FCC CLK I/O ports */
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun #define CMXFCR_RF1CS(x)	((uint)((x-5)<<27))	/* FCC1 Receive Clock Source */
996*4882a593Smuzhiyun #define CMXFCR_TF1CS(x)	((uint)((x-5)<<24))	/* FCC1 Transmit Clock Source */
997*4882a593Smuzhiyun #define CMXFCR_RF2CS(x)	((uint)((x-9)<<19))	/* FCC2 Receive Clock Source */
998*4882a593Smuzhiyun #define CMXFCR_TF2CS(x) ((uint)((x-9)<<16))	/* FCC2 Transmit Clock Source */
999*4882a593Smuzhiyun #define CMXFCR_RF3CS(x)	((uint)((x-9)<<11))	/* FCC3 Receive Clock Source */
1000*4882a593Smuzhiyun #define CMXFCR_TF3CS(x) ((uint)((x-9)<<8))	/* FCC3 Transmit Clock Source */
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun #define PC_F1RXCLK	PC_CLK(F1_RXCLK)
1003*4882a593Smuzhiyun #define PC_F1TXCLK	PC_CLK(F1_TXCLK)
1004*4882a593Smuzhiyun #define CMX1_CLK_ROUTE	(CMXFCR_RF1CS(F1_RXCLK) | CMXFCR_TF1CS(F1_TXCLK))
1005*4882a593Smuzhiyun #define CMX1_CLK_MASK	((uint)0xff000000)
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun #define PC_F2RXCLK	PC_CLK(F2_RXCLK)
1008*4882a593Smuzhiyun #define PC_F2TXCLK	PC_CLK(F2_TXCLK)
1009*4882a593Smuzhiyun #define CMX2_CLK_ROUTE	(CMXFCR_RF2CS(F2_RXCLK) | CMXFCR_TF2CS(F2_TXCLK))
1010*4882a593Smuzhiyun #define CMX2_CLK_MASK	((uint)0x00ff0000)
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun #define PC_F3RXCLK	PC_CLK(F3_RXCLK)
1013*4882a593Smuzhiyun #define PC_F3TXCLK	PC_CLK(F3_TXCLK)
1014*4882a593Smuzhiyun #define CMX3_CLK_ROUTE	(CMXFCR_RF3CS(F3_RXCLK) | CMXFCR_TF3CS(F3_TXCLK))
1015*4882a593Smuzhiyun #define CMX3_CLK_MASK	((uint)0x0000ff00)
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun #define CPMUX_CLK_MASK (CMX3_CLK_MASK | CMX2_CLK_MASK)
1018*4882a593Smuzhiyun #define CPMUX_CLK_ROUTE (CMX3_CLK_ROUTE | CMX2_CLK_ROUTE)
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun #define CLK_TRX (PC_F3TXCLK | PC_F3RXCLK | PC_F2TXCLK | PC_F2RXCLK)
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun /* I/O Pin assignment for FCC1.  I don't yet know the best way to do this,
1023*4882a593Smuzhiyun  * but there is little variation among the choices.
1024*4882a593Smuzhiyun  */
1025*4882a593Smuzhiyun #define PA1_COL		0x00000001U
1026*4882a593Smuzhiyun #define PA1_CRS		0x00000002U
1027*4882a593Smuzhiyun #define PA1_TXER	0x00000004U
1028*4882a593Smuzhiyun #define PA1_TXEN	0x00000008U
1029*4882a593Smuzhiyun #define PA1_RXDV	0x00000010U
1030*4882a593Smuzhiyun #define PA1_RXER	0x00000020U
1031*4882a593Smuzhiyun #define PA1_TXDAT	0x00003c00U
1032*4882a593Smuzhiyun #define PA1_RXDAT	0x0003c000U
1033*4882a593Smuzhiyun #define PA1_PSORA0	(PA1_RXDAT | PA1_TXDAT)
1034*4882a593Smuzhiyun #define PA1_PSORA1	(PA1_COL | PA1_CRS | PA1_TXER | PA1_TXEN | \
1035*4882a593Smuzhiyun 		PA1_RXDV | PA1_RXER)
1036*4882a593Smuzhiyun #define PA1_DIRA0	(PA1_RXDAT | PA1_CRS | PA1_COL | PA1_RXER | PA1_RXDV)
1037*4882a593Smuzhiyun #define PA1_DIRA1	(PA1_TXDAT | PA1_TXEN | PA1_TXER)
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun /* I/O Pin assignment for FCC2.  I don't yet know the best way to do this,
1041*4882a593Smuzhiyun  * but there is little variation among the choices.
1042*4882a593Smuzhiyun  */
1043*4882a593Smuzhiyun #define PB2_TXER	0x00000001U
1044*4882a593Smuzhiyun #define PB2_RXDV	0x00000002U
1045*4882a593Smuzhiyun #define PB2_TXEN	0x00000004U
1046*4882a593Smuzhiyun #define PB2_RXER	0x00000008U
1047*4882a593Smuzhiyun #define PB2_COL		0x00000010U
1048*4882a593Smuzhiyun #define PB2_CRS		0x00000020U
1049*4882a593Smuzhiyun #define PB2_TXDAT	0x000003c0U
1050*4882a593Smuzhiyun #define PB2_RXDAT	0x00003c00U
1051*4882a593Smuzhiyun #define PB2_PSORB0	(PB2_RXDAT | PB2_TXDAT | PB2_CRS | PB2_COL | \
1052*4882a593Smuzhiyun 		PB2_RXER | PB2_RXDV | PB2_TXER)
1053*4882a593Smuzhiyun #define PB2_PSORB1	(PB2_TXEN)
1054*4882a593Smuzhiyun #define PB2_DIRB0	(PB2_RXDAT | PB2_CRS | PB2_COL | PB2_RXER | PB2_RXDV)
1055*4882a593Smuzhiyun #define PB2_DIRB1	(PB2_TXDAT | PB2_TXEN | PB2_TXER)
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun /* I/O Pin assignment for FCC3.  I don't yet know the best way to do this,
1059*4882a593Smuzhiyun  * but there is little variation among the choices.
1060*4882a593Smuzhiyun  */
1061*4882a593Smuzhiyun #define PB3_RXDV	0x00004000U
1062*4882a593Smuzhiyun #define PB3_RXER	0x00008000U
1063*4882a593Smuzhiyun #define PB3_TXER	0x00010000U
1064*4882a593Smuzhiyun #define PB3_TXEN	0x00020000U
1065*4882a593Smuzhiyun #define PB3_COL		0x00040000U
1066*4882a593Smuzhiyun #define PB3_CRS		0x00080000U
1067*4882a593Smuzhiyun #define PB3_TXDAT	0x0f000000U
1068*4882a593Smuzhiyun #define PC3_TXDAT	0x00000010U
1069*4882a593Smuzhiyun #define PB3_RXDAT	0x00f00000U
1070*4882a593Smuzhiyun #define PB3_PSORB0	(PB3_RXDAT | PB3_TXDAT | PB3_CRS | PB3_COL | \
1071*4882a593Smuzhiyun 		PB3_RXER | PB3_RXDV | PB3_TXER | PB3_TXEN)
1072*4882a593Smuzhiyun #define PB3_PSORB1	0
1073*4882a593Smuzhiyun #define PB3_DIRB0	(PB3_RXDAT | PB3_CRS | PB3_COL | PB3_RXER | PB3_RXDV)
1074*4882a593Smuzhiyun #define PB3_DIRB1	(PB3_TXDAT | PB3_TXEN | PB3_TXER)
1075*4882a593Smuzhiyun #define PC3_DIRC1	(PC3_TXDAT)
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun /* Handy macro to specify mem for FCCs*/
1078*4882a593Smuzhiyun #define FCC_MEM_OFFSET(x) (CPM_FCC_SPECIAL_BASE + (x*128))
1079*4882a593Smuzhiyun #define FCC1_MEM_OFFSET FCC_MEM_OFFSET(0)
1080*4882a593Smuzhiyun #define FCC2_MEM_OFFSET FCC_MEM_OFFSET(1)
1081*4882a593Smuzhiyun #define FCC3_MEM_OFFSET FCC_MEM_OFFSET(2)
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun /* Clocks and GRG's */
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun enum cpm_clk_dir {
1086*4882a593Smuzhiyun 	CPM_CLK_RX,
1087*4882a593Smuzhiyun 	CPM_CLK_TX,
1088*4882a593Smuzhiyun 	CPM_CLK_RTX
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun enum cpm_clk_target {
1092*4882a593Smuzhiyun 	CPM_CLK_SCC1,
1093*4882a593Smuzhiyun 	CPM_CLK_SCC2,
1094*4882a593Smuzhiyun 	CPM_CLK_SCC3,
1095*4882a593Smuzhiyun 	CPM_CLK_SCC4,
1096*4882a593Smuzhiyun 	CPM_CLK_FCC1,
1097*4882a593Smuzhiyun 	CPM_CLK_FCC2,
1098*4882a593Smuzhiyun 	CPM_CLK_FCC3,
1099*4882a593Smuzhiyun 	CPM_CLK_SMC1,
1100*4882a593Smuzhiyun 	CPM_CLK_SMC2,
1101*4882a593Smuzhiyun };
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun enum cpm_clk {
1104*4882a593Smuzhiyun 	CPM_CLK_NONE = 0,
1105*4882a593Smuzhiyun 	CPM_BRG1,	/* Baud Rate Generator  1 */
1106*4882a593Smuzhiyun 	CPM_BRG2,	/* Baud Rate Generator  2 */
1107*4882a593Smuzhiyun 	CPM_BRG3,	/* Baud Rate Generator  3 */
1108*4882a593Smuzhiyun 	CPM_BRG4,	/* Baud Rate Generator  4 */
1109*4882a593Smuzhiyun 	CPM_BRG5,	/* Baud Rate Generator  5 */
1110*4882a593Smuzhiyun 	CPM_BRG6,	/* Baud Rate Generator  6 */
1111*4882a593Smuzhiyun 	CPM_BRG7,	/* Baud Rate Generator  7 */
1112*4882a593Smuzhiyun 	CPM_BRG8,	/* Baud Rate Generator  8 */
1113*4882a593Smuzhiyun 	CPM_CLK1,	/* Clock  1 */
1114*4882a593Smuzhiyun 	CPM_CLK2,	/* Clock  2 */
1115*4882a593Smuzhiyun 	CPM_CLK3,	/* Clock  3 */
1116*4882a593Smuzhiyun 	CPM_CLK4,	/* Clock  4 */
1117*4882a593Smuzhiyun 	CPM_CLK5,	/* Clock  5 */
1118*4882a593Smuzhiyun 	CPM_CLK6,	/* Clock  6 */
1119*4882a593Smuzhiyun 	CPM_CLK7,	/* Clock  7 */
1120*4882a593Smuzhiyun 	CPM_CLK8,	/* Clock  8 */
1121*4882a593Smuzhiyun 	CPM_CLK9,	/* Clock  9 */
1122*4882a593Smuzhiyun 	CPM_CLK10,	/* Clock 10 */
1123*4882a593Smuzhiyun 	CPM_CLK11,	/* Clock 11 */
1124*4882a593Smuzhiyun 	CPM_CLK12,	/* Clock 12 */
1125*4882a593Smuzhiyun 	CPM_CLK13,	/* Clock 13 */
1126*4882a593Smuzhiyun 	CPM_CLK14,	/* Clock 14 */
1127*4882a593Smuzhiyun 	CPM_CLK15,	/* Clock 15 */
1128*4882a593Smuzhiyun 	CPM_CLK16,	/* Clock 16 */
1129*4882a593Smuzhiyun 	CPM_CLK17,	/* Clock 17 */
1130*4882a593Smuzhiyun 	CPM_CLK18,	/* Clock 18 */
1131*4882a593Smuzhiyun 	CPM_CLK19,	/* Clock 19 */
1132*4882a593Smuzhiyun 	CPM_CLK20,	/* Clock 20 */
1133*4882a593Smuzhiyun 	CPM_CLK_DUMMY
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun extern int cpm2_clk_setup(enum cpm_clk_target target, int clock, int mode);
1137*4882a593Smuzhiyun extern int cpm2_smc_clk_setup(enum cpm_clk_target target, int clock);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun #define CPM_PIN_INPUT     0
1140*4882a593Smuzhiyun #define CPM_PIN_OUTPUT    1
1141*4882a593Smuzhiyun #define CPM_PIN_PRIMARY   0
1142*4882a593Smuzhiyun #define CPM_PIN_SECONDARY 2
1143*4882a593Smuzhiyun #define CPM_PIN_GPIO      4
1144*4882a593Smuzhiyun #define CPM_PIN_OPENDRAIN 8
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun void cpm2_set_pin(int port, int pin, int flags);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun #endif /* __CPM2__ */
1149*4882a593Smuzhiyun #endif /* __KERNEL__ */
1150