1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * MPC8xx Communication Processor Module. 4*4882a593Smuzhiyun * Copyright (c) 1997 Dan Malek (dmalek@jlc.net) 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file contains structures and information for the communication 7*4882a593Smuzhiyun * processor channels. Some CPM control and status is available 8*4882a593Smuzhiyun * through the MPC8xx internal memory map. See immap.h for details. 9*4882a593Smuzhiyun * This file only contains what I need for the moment, not the total 10*4882a593Smuzhiyun * CPM capabilities. I (or someone else) will add definitions as they 11*4882a593Smuzhiyun * are needed. -- Dan 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * On the MBX board, EPPC-Bug loads CPM microcode into the first 512 14*4882a593Smuzhiyun * bytes of the DP RAM and relocates the I2C parameter area to the 15*4882a593Smuzhiyun * IDMA1 space. The remaining DP RAM is available for buffer descriptors 16*4882a593Smuzhiyun * or other use. 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun #ifndef __CPM1__ 19*4882a593Smuzhiyun #define __CPM1__ 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun #include <linux/init.h> 22*4882a593Smuzhiyun #include <asm/8xx_immap.h> 23*4882a593Smuzhiyun #include <asm/ptrace.h> 24*4882a593Smuzhiyun #include <asm/cpm.h> 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* CPM Command register. 27*4882a593Smuzhiyun */ 28*4882a593Smuzhiyun #define CPM_CR_RST ((ushort)0x8000) 29*4882a593Smuzhiyun #define CPM_CR_OPCODE ((ushort)0x0f00) 30*4882a593Smuzhiyun #define CPM_CR_CHAN ((ushort)0x00f0) 31*4882a593Smuzhiyun #define CPM_CR_FLG ((ushort)0x0001) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Channel numbers. 34*4882a593Smuzhiyun */ 35*4882a593Smuzhiyun #define CPM_CR_CH_SCC1 ((ushort)0x0000) 36*4882a593Smuzhiyun #define CPM_CR_CH_I2C ((ushort)0x0001) /* I2C and IDMA1 */ 37*4882a593Smuzhiyun #define CPM_CR_CH_SCC2 ((ushort)0x0004) 38*4882a593Smuzhiyun #define CPM_CR_CH_SPI ((ushort)0x0005) /* SPI / IDMA2 / Timers */ 39*4882a593Smuzhiyun #define CPM_CR_CH_TIMER CPM_CR_CH_SPI 40*4882a593Smuzhiyun #define CPM_CR_CH_SCC3 ((ushort)0x0008) 41*4882a593Smuzhiyun #define CPM_CR_CH_SMC1 ((ushort)0x0009) /* SMC1 / DSP1 */ 42*4882a593Smuzhiyun #define CPM_CR_CH_SCC4 ((ushort)0x000c) 43*4882a593Smuzhiyun #define CPM_CR_CH_SMC2 ((ushort)0x000d) /* SMC2 / DSP2 */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define mk_cr_cmd(CH, CMD) ((CMD << 8) | (CH << 4)) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun /* Export the base address of the communication processor registers 48*4882a593Smuzhiyun * and dual port ram. 49*4882a593Smuzhiyun */ 50*4882a593Smuzhiyun extern cpm8xx_t __iomem *cpmp; /* Pointer to comm processor */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define cpm_dpalloc cpm_muram_alloc 53*4882a593Smuzhiyun #define cpm_dpfree cpm_muram_free 54*4882a593Smuzhiyun #define cpm_dpram_addr cpm_muram_addr 55*4882a593Smuzhiyun #define cpm_dpram_phys cpm_muram_dma 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun extern void cpm_setbrg(uint brg, uint rate); 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun extern void __init cpm_load_patch(cpm8xx_t *cp); 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun extern void cpm_reset(void); 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun /* Parameter RAM offsets. 64*4882a593Smuzhiyun */ 65*4882a593Smuzhiyun #define PROFF_SCC1 ((uint)0x0000) 66*4882a593Smuzhiyun #define PROFF_IIC ((uint)0x0080) 67*4882a593Smuzhiyun #define PROFF_SCC2 ((uint)0x0100) 68*4882a593Smuzhiyun #define PROFF_SPI ((uint)0x0180) 69*4882a593Smuzhiyun #define PROFF_SCC3 ((uint)0x0200) 70*4882a593Smuzhiyun #define PROFF_SMC1 ((uint)0x0280) 71*4882a593Smuzhiyun #define PROFF_DSP1 ((uint)0x02c0) 72*4882a593Smuzhiyun #define PROFF_SCC4 ((uint)0x0300) 73*4882a593Smuzhiyun #define PROFF_SMC2 ((uint)0x0380) 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* Define enough so I can at least use the serial port as a UART. 76*4882a593Smuzhiyun * The MBX uses SMC1 as the host serial port. 77*4882a593Smuzhiyun */ 78*4882a593Smuzhiyun typedef struct smc_uart { 79*4882a593Smuzhiyun ushort smc_rbase; /* Rx Buffer descriptor base address */ 80*4882a593Smuzhiyun ushort smc_tbase; /* Tx Buffer descriptor base address */ 81*4882a593Smuzhiyun u_char smc_rfcr; /* Rx function code */ 82*4882a593Smuzhiyun u_char smc_tfcr; /* Tx function code */ 83*4882a593Smuzhiyun ushort smc_mrblr; /* Max receive buffer length */ 84*4882a593Smuzhiyun uint smc_rstate; /* Internal */ 85*4882a593Smuzhiyun uint smc_idp; /* Internal */ 86*4882a593Smuzhiyun ushort smc_rbptr; /* Internal */ 87*4882a593Smuzhiyun ushort smc_ibc; /* Internal */ 88*4882a593Smuzhiyun uint smc_rxtmp; /* Internal */ 89*4882a593Smuzhiyun uint smc_tstate; /* Internal */ 90*4882a593Smuzhiyun uint smc_tdp; /* Internal */ 91*4882a593Smuzhiyun ushort smc_tbptr; /* Internal */ 92*4882a593Smuzhiyun ushort smc_tbc; /* Internal */ 93*4882a593Smuzhiyun uint smc_txtmp; /* Internal */ 94*4882a593Smuzhiyun ushort smc_maxidl; /* Maximum idle characters */ 95*4882a593Smuzhiyun ushort smc_tmpidl; /* Temporary idle counter */ 96*4882a593Smuzhiyun ushort smc_brklen; /* Last received break length */ 97*4882a593Smuzhiyun ushort smc_brkec; /* rcv'd break condition counter */ 98*4882a593Smuzhiyun ushort smc_brkcr; /* xmt break count register */ 99*4882a593Smuzhiyun ushort smc_rmask; /* Temporary bit mask */ 100*4882a593Smuzhiyun char res1[8]; /* Reserved */ 101*4882a593Smuzhiyun ushort smc_rpbase; /* Relocation pointer */ 102*4882a593Smuzhiyun } smc_uart_t; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* Function code bits. 105*4882a593Smuzhiyun */ 106*4882a593Smuzhiyun #define SMC_EB ((u_char)0x10) /* Set big endian byte order */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun /* SMC uart mode register. 109*4882a593Smuzhiyun */ 110*4882a593Smuzhiyun #define SMCMR_REN ((ushort)0x0001) 111*4882a593Smuzhiyun #define SMCMR_TEN ((ushort)0x0002) 112*4882a593Smuzhiyun #define SMCMR_DM ((ushort)0x000c) 113*4882a593Smuzhiyun #define SMCMR_SM_GCI ((ushort)0x0000) 114*4882a593Smuzhiyun #define SMCMR_SM_UART ((ushort)0x0020) 115*4882a593Smuzhiyun #define SMCMR_SM_TRANS ((ushort)0x0030) 116*4882a593Smuzhiyun #define SMCMR_SM_MASK ((ushort)0x0030) 117*4882a593Smuzhiyun #define SMCMR_PM_EVEN ((ushort)0x0100) /* Even parity, else odd */ 118*4882a593Smuzhiyun #define SMCMR_REVD SMCMR_PM_EVEN 119*4882a593Smuzhiyun #define SMCMR_PEN ((ushort)0x0200) /* Parity enable */ 120*4882a593Smuzhiyun #define SMCMR_BS SMCMR_PEN 121*4882a593Smuzhiyun #define SMCMR_SL ((ushort)0x0400) /* Two stops, else one */ 122*4882a593Smuzhiyun #define SMCR_CLEN_MASK ((ushort)0x7800) /* Character length */ 123*4882a593Smuzhiyun #define smcr_mk_clen(C) (((C) << 11) & SMCR_CLEN_MASK) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* SMC2 as Centronics parallel printer. It is half duplex, in that 126*4882a593Smuzhiyun * it can only receive or transmit. The parameter ram values for 127*4882a593Smuzhiyun * each direction are either unique or properly overlap, so we can 128*4882a593Smuzhiyun * include them in one structure. 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun typedef struct smc_centronics { 131*4882a593Smuzhiyun ushort scent_rbase; 132*4882a593Smuzhiyun ushort scent_tbase; 133*4882a593Smuzhiyun u_char scent_cfcr; 134*4882a593Smuzhiyun u_char scent_smask; 135*4882a593Smuzhiyun ushort scent_mrblr; 136*4882a593Smuzhiyun uint scent_rstate; 137*4882a593Smuzhiyun uint scent_r_ptr; 138*4882a593Smuzhiyun ushort scent_rbptr; 139*4882a593Smuzhiyun ushort scent_r_cnt; 140*4882a593Smuzhiyun uint scent_rtemp; 141*4882a593Smuzhiyun uint scent_tstate; 142*4882a593Smuzhiyun uint scent_t_ptr; 143*4882a593Smuzhiyun ushort scent_tbptr; 144*4882a593Smuzhiyun ushort scent_t_cnt; 145*4882a593Smuzhiyun uint scent_ttemp; 146*4882a593Smuzhiyun ushort scent_max_sl; 147*4882a593Smuzhiyun ushort scent_sl_cnt; 148*4882a593Smuzhiyun ushort scent_character1; 149*4882a593Smuzhiyun ushort scent_character2; 150*4882a593Smuzhiyun ushort scent_character3; 151*4882a593Smuzhiyun ushort scent_character4; 152*4882a593Smuzhiyun ushort scent_character5; 153*4882a593Smuzhiyun ushort scent_character6; 154*4882a593Smuzhiyun ushort scent_character7; 155*4882a593Smuzhiyun ushort scent_character8; 156*4882a593Smuzhiyun ushort scent_rccm; 157*4882a593Smuzhiyun ushort scent_rccr; 158*4882a593Smuzhiyun } smc_cent_t; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Centronics Status Mask Register. 161*4882a593Smuzhiyun */ 162*4882a593Smuzhiyun #define SMC_CENT_F ((u_char)0x08) 163*4882a593Smuzhiyun #define SMC_CENT_PE ((u_char)0x04) 164*4882a593Smuzhiyun #define SMC_CENT_S ((u_char)0x02) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* SMC Event and Mask register. 167*4882a593Smuzhiyun */ 168*4882a593Smuzhiyun #define SMCM_BRKE ((unsigned char)0x40) /* When in UART Mode */ 169*4882a593Smuzhiyun #define SMCM_BRK ((unsigned char)0x10) /* When in UART Mode */ 170*4882a593Smuzhiyun #define SMCM_TXE ((unsigned char)0x10) /* When in Transparent Mode */ 171*4882a593Smuzhiyun #define SMCM_BSY ((unsigned char)0x04) 172*4882a593Smuzhiyun #define SMCM_TX ((unsigned char)0x02) 173*4882a593Smuzhiyun #define SMCM_RX ((unsigned char)0x01) 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* Baud rate generators. 176*4882a593Smuzhiyun */ 177*4882a593Smuzhiyun #define CPM_BRG_RST ((uint)0x00020000) 178*4882a593Smuzhiyun #define CPM_BRG_EN ((uint)0x00010000) 179*4882a593Smuzhiyun #define CPM_BRG_EXTC_INT ((uint)0x00000000) 180*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK2 ((uint)0x00004000) 181*4882a593Smuzhiyun #define CPM_BRG_EXTC_CLK6 ((uint)0x00008000) 182*4882a593Smuzhiyun #define CPM_BRG_ATB ((uint)0x00002000) 183*4882a593Smuzhiyun #define CPM_BRG_CD_MASK ((uint)0x00001ffe) 184*4882a593Smuzhiyun #define CPM_BRG_DIV16 ((uint)0x00000001) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun /* SI Clock Route Register 187*4882a593Smuzhiyun */ 188*4882a593Smuzhiyun #define SICR_RCLK_SCC1_BRG1 ((uint)0x00000000) 189*4882a593Smuzhiyun #define SICR_TCLK_SCC1_BRG1 ((uint)0x00000000) 190*4882a593Smuzhiyun #define SICR_RCLK_SCC2_BRG2 ((uint)0x00000800) 191*4882a593Smuzhiyun #define SICR_TCLK_SCC2_BRG2 ((uint)0x00000100) 192*4882a593Smuzhiyun #define SICR_RCLK_SCC3_BRG3 ((uint)0x00100000) 193*4882a593Smuzhiyun #define SICR_TCLK_SCC3_BRG3 ((uint)0x00020000) 194*4882a593Smuzhiyun #define SICR_RCLK_SCC4_BRG4 ((uint)0x18000000) 195*4882a593Smuzhiyun #define SICR_TCLK_SCC4_BRG4 ((uint)0x03000000) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* SCCs. 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun #define SCC_GSMRH_IRP ((uint)0x00040000) 200*4882a593Smuzhiyun #define SCC_GSMRH_GDE ((uint)0x00010000) 201*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_CCITT ((uint)0x00008000) 202*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_BISYNC ((uint)0x00004000) 203*4882a593Smuzhiyun #define SCC_GSMRH_TCRC_HDLC ((uint)0x00000000) 204*4882a593Smuzhiyun #define SCC_GSMRH_REVD ((uint)0x00002000) 205*4882a593Smuzhiyun #define SCC_GSMRH_TRX ((uint)0x00001000) 206*4882a593Smuzhiyun #define SCC_GSMRH_TTX ((uint)0x00000800) 207*4882a593Smuzhiyun #define SCC_GSMRH_CDP ((uint)0x00000400) 208*4882a593Smuzhiyun #define SCC_GSMRH_CTSP ((uint)0x00000200) 209*4882a593Smuzhiyun #define SCC_GSMRH_CDS ((uint)0x00000100) 210*4882a593Smuzhiyun #define SCC_GSMRH_CTSS ((uint)0x00000080) 211*4882a593Smuzhiyun #define SCC_GSMRH_TFL ((uint)0x00000040) 212*4882a593Smuzhiyun #define SCC_GSMRH_RFW ((uint)0x00000020) 213*4882a593Smuzhiyun #define SCC_GSMRH_TXSY ((uint)0x00000010) 214*4882a593Smuzhiyun #define SCC_GSMRH_SYNL16 ((uint)0x0000000c) 215*4882a593Smuzhiyun #define SCC_GSMRH_SYNL8 ((uint)0x00000008) 216*4882a593Smuzhiyun #define SCC_GSMRH_SYNL4 ((uint)0x00000004) 217*4882a593Smuzhiyun #define SCC_GSMRH_RTSM ((uint)0x00000002) 218*4882a593Smuzhiyun #define SCC_GSMRH_RSYN ((uint)0x00000001) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define SCC_GSMRL_SIR ((uint)0x80000000) /* SCC2 only */ 221*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NONE ((uint)0x60000000) 222*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_NEG ((uint)0x40000000) 223*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_POS ((uint)0x20000000) 224*4882a593Smuzhiyun #define SCC_GSMRL_EDGE_BOTH ((uint)0x00000000) 225*4882a593Smuzhiyun #define SCC_GSMRL_TCI ((uint)0x10000000) 226*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_3 ((uint)0x0c000000) 227*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_4 ((uint)0x08000000) 228*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_14 ((uint)0x04000000) 229*4882a593Smuzhiyun #define SCC_GSMRL_TSNC_INF ((uint)0x00000000) 230*4882a593Smuzhiyun #define SCC_GSMRL_RINV ((uint)0x02000000) 231*4882a593Smuzhiyun #define SCC_GSMRL_TINV ((uint)0x01000000) 232*4882a593Smuzhiyun #define SCC_GSMRL_TPL_128 ((uint)0x00c00000) 233*4882a593Smuzhiyun #define SCC_GSMRL_TPL_64 ((uint)0x00a00000) 234*4882a593Smuzhiyun #define SCC_GSMRL_TPL_48 ((uint)0x00800000) 235*4882a593Smuzhiyun #define SCC_GSMRL_TPL_32 ((uint)0x00600000) 236*4882a593Smuzhiyun #define SCC_GSMRL_TPL_16 ((uint)0x00400000) 237*4882a593Smuzhiyun #define SCC_GSMRL_TPL_8 ((uint)0x00200000) 238*4882a593Smuzhiyun #define SCC_GSMRL_TPL_NONE ((uint)0x00000000) 239*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ALL1 ((uint)0x00180000) 240*4882a593Smuzhiyun #define SCC_GSMRL_TPP_01 ((uint)0x00100000) 241*4882a593Smuzhiyun #define SCC_GSMRL_TPP_10 ((uint)0x00080000) 242*4882a593Smuzhiyun #define SCC_GSMRL_TPP_ZEROS ((uint)0x00000000) 243*4882a593Smuzhiyun #define SCC_GSMRL_TEND ((uint)0x00040000) 244*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_32 ((uint)0x00030000) 245*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_16 ((uint)0x00020000) 246*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_8 ((uint)0x00010000) 247*4882a593Smuzhiyun #define SCC_GSMRL_TDCR_1 ((uint)0x00000000) 248*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_32 ((uint)0x0000c000) 249*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_16 ((uint)0x00008000) 250*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_8 ((uint)0x00004000) 251*4882a593Smuzhiyun #define SCC_GSMRL_RDCR_1 ((uint)0x00000000) 252*4882a593Smuzhiyun #define SCC_GSMRL_RENC_DFMAN ((uint)0x00003000) 253*4882a593Smuzhiyun #define SCC_GSMRL_RENC_MANCH ((uint)0x00002000) 254*4882a593Smuzhiyun #define SCC_GSMRL_RENC_FM0 ((uint)0x00001000) 255*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZI ((uint)0x00000800) 256*4882a593Smuzhiyun #define SCC_GSMRL_RENC_NRZ ((uint)0x00000000) 257*4882a593Smuzhiyun #define SCC_GSMRL_TENC_DFMAN ((uint)0x00000600) 258*4882a593Smuzhiyun #define SCC_GSMRL_TENC_MANCH ((uint)0x00000400) 259*4882a593Smuzhiyun #define SCC_GSMRL_TENC_FM0 ((uint)0x00000200) 260*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZI ((uint)0x00000100) 261*4882a593Smuzhiyun #define SCC_GSMRL_TENC_NRZ ((uint)0x00000000) 262*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LE ((uint)0x000000c0) /* Loop and echo */ 263*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_ECHO ((uint)0x00000080) 264*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_LOOP ((uint)0x00000040) 265*4882a593Smuzhiyun #define SCC_GSMRL_DIAG_NORM ((uint)0x00000000) 266*4882a593Smuzhiyun #define SCC_GSMRL_ENR ((uint)0x00000020) 267*4882a593Smuzhiyun #define SCC_GSMRL_ENT ((uint)0x00000010) 268*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ENET ((uint)0x0000000c) 269*4882a593Smuzhiyun #define SCC_GSMRL_MODE_QMC ((uint)0x0000000a) 270*4882a593Smuzhiyun #define SCC_GSMRL_MODE_DDCMP ((uint)0x00000009) 271*4882a593Smuzhiyun #define SCC_GSMRL_MODE_BISYNC ((uint)0x00000008) 272*4882a593Smuzhiyun #define SCC_GSMRL_MODE_V14 ((uint)0x00000007) 273*4882a593Smuzhiyun #define SCC_GSMRL_MODE_AHDLC ((uint)0x00000006) 274*4882a593Smuzhiyun #define SCC_GSMRL_MODE_PROFIBUS ((uint)0x00000005) 275*4882a593Smuzhiyun #define SCC_GSMRL_MODE_UART ((uint)0x00000004) 276*4882a593Smuzhiyun #define SCC_GSMRL_MODE_SS7 ((uint)0x00000003) 277*4882a593Smuzhiyun #define SCC_GSMRL_MODE_ATALK ((uint)0x00000002) 278*4882a593Smuzhiyun #define SCC_GSMRL_MODE_HDLC ((uint)0x00000000) 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define SCC_TODR_TOD ((ushort)0x8000) 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* SCC Event and Mask register. 283*4882a593Smuzhiyun */ 284*4882a593Smuzhiyun #define SCCM_TXE ((unsigned char)0x10) 285*4882a593Smuzhiyun #define SCCM_BSY ((unsigned char)0x04) 286*4882a593Smuzhiyun #define SCCM_TX ((unsigned char)0x02) 287*4882a593Smuzhiyun #define SCCM_RX ((unsigned char)0x01) 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun typedef struct scc_param { 290*4882a593Smuzhiyun ushort scc_rbase; /* Rx Buffer descriptor base address */ 291*4882a593Smuzhiyun ushort scc_tbase; /* Tx Buffer descriptor base address */ 292*4882a593Smuzhiyun u_char scc_rfcr; /* Rx function code */ 293*4882a593Smuzhiyun u_char scc_tfcr; /* Tx function code */ 294*4882a593Smuzhiyun ushort scc_mrblr; /* Max receive buffer length */ 295*4882a593Smuzhiyun uint scc_rstate; /* Internal */ 296*4882a593Smuzhiyun uint scc_idp; /* Internal */ 297*4882a593Smuzhiyun ushort scc_rbptr; /* Internal */ 298*4882a593Smuzhiyun ushort scc_ibc; /* Internal */ 299*4882a593Smuzhiyun uint scc_rxtmp; /* Internal */ 300*4882a593Smuzhiyun uint scc_tstate; /* Internal */ 301*4882a593Smuzhiyun uint scc_tdp; /* Internal */ 302*4882a593Smuzhiyun ushort scc_tbptr; /* Internal */ 303*4882a593Smuzhiyun ushort scc_tbc; /* Internal */ 304*4882a593Smuzhiyun uint scc_txtmp; /* Internal */ 305*4882a593Smuzhiyun uint scc_rcrc; /* Internal */ 306*4882a593Smuzhiyun uint scc_tcrc; /* Internal */ 307*4882a593Smuzhiyun } sccp_t; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun /* Function code bits. 310*4882a593Smuzhiyun */ 311*4882a593Smuzhiyun #define SCC_EB ((u_char)0x10) /* Set big endian byte order */ 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* CPM Ethernet through SCCx. 314*4882a593Smuzhiyun */ 315*4882a593Smuzhiyun typedef struct scc_enet { 316*4882a593Smuzhiyun sccp_t sen_genscc; 317*4882a593Smuzhiyun uint sen_cpres; /* Preset CRC */ 318*4882a593Smuzhiyun uint sen_cmask; /* Constant mask for CRC */ 319*4882a593Smuzhiyun uint sen_crcec; /* CRC Error counter */ 320*4882a593Smuzhiyun uint sen_alec; /* alignment error counter */ 321*4882a593Smuzhiyun uint sen_disfc; /* discard frame counter */ 322*4882a593Smuzhiyun ushort sen_pads; /* Tx short frame pad character */ 323*4882a593Smuzhiyun ushort sen_retlim; /* Retry limit threshold */ 324*4882a593Smuzhiyun ushort sen_retcnt; /* Retry limit counter */ 325*4882a593Smuzhiyun ushort sen_maxflr; /* maximum frame length register */ 326*4882a593Smuzhiyun ushort sen_minflr; /* minimum frame length register */ 327*4882a593Smuzhiyun ushort sen_maxd1; /* maximum DMA1 length */ 328*4882a593Smuzhiyun ushort sen_maxd2; /* maximum DMA2 length */ 329*4882a593Smuzhiyun ushort sen_maxd; /* Rx max DMA */ 330*4882a593Smuzhiyun ushort sen_dmacnt; /* Rx DMA counter */ 331*4882a593Smuzhiyun ushort sen_maxb; /* Max BD byte count */ 332*4882a593Smuzhiyun ushort sen_gaddr1; /* Group address filter */ 333*4882a593Smuzhiyun ushort sen_gaddr2; 334*4882a593Smuzhiyun ushort sen_gaddr3; 335*4882a593Smuzhiyun ushort sen_gaddr4; 336*4882a593Smuzhiyun uint sen_tbuf0data0; /* Save area 0 - current frame */ 337*4882a593Smuzhiyun uint sen_tbuf0data1; /* Save area 1 - current frame */ 338*4882a593Smuzhiyun uint sen_tbuf0rba; /* Internal */ 339*4882a593Smuzhiyun uint sen_tbuf0crc; /* Internal */ 340*4882a593Smuzhiyun ushort sen_tbuf0bcnt; /* Internal */ 341*4882a593Smuzhiyun ushort sen_paddrh; /* physical address (MSB) */ 342*4882a593Smuzhiyun ushort sen_paddrm; 343*4882a593Smuzhiyun ushort sen_paddrl; /* physical address (LSB) */ 344*4882a593Smuzhiyun ushort sen_pper; /* persistence */ 345*4882a593Smuzhiyun ushort sen_rfbdptr; /* Rx first BD pointer */ 346*4882a593Smuzhiyun ushort sen_tfbdptr; /* Tx first BD pointer */ 347*4882a593Smuzhiyun ushort sen_tlbdptr; /* Tx last BD pointer */ 348*4882a593Smuzhiyun uint sen_tbuf1data0; /* Save area 0 - current frame */ 349*4882a593Smuzhiyun uint sen_tbuf1data1; /* Save area 1 - current frame */ 350*4882a593Smuzhiyun uint sen_tbuf1rba; /* Internal */ 351*4882a593Smuzhiyun uint sen_tbuf1crc; /* Internal */ 352*4882a593Smuzhiyun ushort sen_tbuf1bcnt; /* Internal */ 353*4882a593Smuzhiyun ushort sen_txlen; /* Tx Frame length counter */ 354*4882a593Smuzhiyun ushort sen_iaddr1; /* Individual address filter */ 355*4882a593Smuzhiyun ushort sen_iaddr2; 356*4882a593Smuzhiyun ushort sen_iaddr3; 357*4882a593Smuzhiyun ushort sen_iaddr4; 358*4882a593Smuzhiyun ushort sen_boffcnt; /* Backoff counter */ 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun /* NOTE: Some versions of the manual have the following items 361*4882a593Smuzhiyun * incorrectly documented. Below is the proper order. 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun ushort sen_taddrh; /* temp address (MSB) */ 364*4882a593Smuzhiyun ushort sen_taddrm; 365*4882a593Smuzhiyun ushort sen_taddrl; /* temp address (LSB) */ 366*4882a593Smuzhiyun } scc_enet_t; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* SCC Event register as used by Ethernet. 369*4882a593Smuzhiyun */ 370*4882a593Smuzhiyun #define SCCE_ENET_GRA ((ushort)0x0080) /* Graceful stop complete */ 371*4882a593Smuzhiyun #define SCCE_ENET_TXE ((ushort)0x0010) /* Transmit Error */ 372*4882a593Smuzhiyun #define SCCE_ENET_RXF ((ushort)0x0008) /* Full frame received */ 373*4882a593Smuzhiyun #define SCCE_ENET_BSY ((ushort)0x0004) /* All incoming buffers full */ 374*4882a593Smuzhiyun #define SCCE_ENET_TXB ((ushort)0x0002) /* A buffer was transmitted */ 375*4882a593Smuzhiyun #define SCCE_ENET_RXB ((ushort)0x0001) /* A buffer was received */ 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* SCC Mode Register (PMSR) as used by Ethernet. 378*4882a593Smuzhiyun */ 379*4882a593Smuzhiyun #define SCC_PSMR_HBC ((ushort)0x8000) /* Enable heartbeat */ 380*4882a593Smuzhiyun #define SCC_PSMR_FC ((ushort)0x4000) /* Force collision */ 381*4882a593Smuzhiyun #define SCC_PSMR_RSH ((ushort)0x2000) /* Receive short frames */ 382*4882a593Smuzhiyun #define SCC_PSMR_IAM ((ushort)0x1000) /* Check individual hash */ 383*4882a593Smuzhiyun #define SCC_PSMR_ENCRC ((ushort)0x0800) /* Ethernet CRC mode */ 384*4882a593Smuzhiyun #define SCC_PSMR_PRO ((ushort)0x0200) /* Promiscuous mode */ 385*4882a593Smuzhiyun #define SCC_PSMR_BRO ((ushort)0x0100) /* Catch broadcast pkts */ 386*4882a593Smuzhiyun #define SCC_PSMR_SBT ((ushort)0x0080) /* Special backoff timer */ 387*4882a593Smuzhiyun #define SCC_PSMR_LPB ((ushort)0x0040) /* Set Loopback mode */ 388*4882a593Smuzhiyun #define SCC_PSMR_SIP ((ushort)0x0020) /* Sample Input Pins */ 389*4882a593Smuzhiyun #define SCC_PSMR_LCW ((ushort)0x0010) /* Late collision window */ 390*4882a593Smuzhiyun #define SCC_PSMR_NIB22 ((ushort)0x000a) /* Start frame search */ 391*4882a593Smuzhiyun #define SCC_PSMR_FDE ((ushort)0x0001) /* Full duplex enable */ 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* SCC as UART 394*4882a593Smuzhiyun */ 395*4882a593Smuzhiyun typedef struct scc_uart { 396*4882a593Smuzhiyun sccp_t scc_genscc; 397*4882a593Smuzhiyun char res1[8]; /* Reserved */ 398*4882a593Smuzhiyun ushort scc_maxidl; /* Maximum idle chars */ 399*4882a593Smuzhiyun ushort scc_idlc; /* temp idle counter */ 400*4882a593Smuzhiyun ushort scc_brkcr; /* Break count register */ 401*4882a593Smuzhiyun ushort scc_parec; /* receive parity error counter */ 402*4882a593Smuzhiyun ushort scc_frmec; /* receive framing error counter */ 403*4882a593Smuzhiyun ushort scc_nosec; /* receive noise counter */ 404*4882a593Smuzhiyun ushort scc_brkec; /* receive break condition counter */ 405*4882a593Smuzhiyun ushort scc_brkln; /* last received break length */ 406*4882a593Smuzhiyun ushort scc_uaddr1; /* UART address character 1 */ 407*4882a593Smuzhiyun ushort scc_uaddr2; /* UART address character 2 */ 408*4882a593Smuzhiyun ushort scc_rtemp; /* Temp storage */ 409*4882a593Smuzhiyun ushort scc_toseq; /* Transmit out of sequence char */ 410*4882a593Smuzhiyun ushort scc_char1; /* control character 1 */ 411*4882a593Smuzhiyun ushort scc_char2; /* control character 2 */ 412*4882a593Smuzhiyun ushort scc_char3; /* control character 3 */ 413*4882a593Smuzhiyun ushort scc_char4; /* control character 4 */ 414*4882a593Smuzhiyun ushort scc_char5; /* control character 5 */ 415*4882a593Smuzhiyun ushort scc_char6; /* control character 6 */ 416*4882a593Smuzhiyun ushort scc_char7; /* control character 7 */ 417*4882a593Smuzhiyun ushort scc_char8; /* control character 8 */ 418*4882a593Smuzhiyun ushort scc_rccm; /* receive control character mask */ 419*4882a593Smuzhiyun ushort scc_rccr; /* receive control character register */ 420*4882a593Smuzhiyun ushort scc_rlbc; /* receive last break character */ 421*4882a593Smuzhiyun } scc_uart_t; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* SCC Event and Mask registers when it is used as a UART. 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun #define UART_SCCM_GLR ((ushort)0x1000) 426*4882a593Smuzhiyun #define UART_SCCM_GLT ((ushort)0x0800) 427*4882a593Smuzhiyun #define UART_SCCM_AB ((ushort)0x0200) 428*4882a593Smuzhiyun #define UART_SCCM_IDL ((ushort)0x0100) 429*4882a593Smuzhiyun #define UART_SCCM_GRA ((ushort)0x0080) 430*4882a593Smuzhiyun #define UART_SCCM_BRKE ((ushort)0x0040) 431*4882a593Smuzhiyun #define UART_SCCM_BRKS ((ushort)0x0020) 432*4882a593Smuzhiyun #define UART_SCCM_CCR ((ushort)0x0008) 433*4882a593Smuzhiyun #define UART_SCCM_BSY ((ushort)0x0004) 434*4882a593Smuzhiyun #define UART_SCCM_TX ((ushort)0x0002) 435*4882a593Smuzhiyun #define UART_SCCM_RX ((ushort)0x0001) 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun /* The SCC PMSR when used as a UART. 438*4882a593Smuzhiyun */ 439*4882a593Smuzhiyun #define SCU_PSMR_FLC ((ushort)0x8000) 440*4882a593Smuzhiyun #define SCU_PSMR_SL ((ushort)0x4000) 441*4882a593Smuzhiyun #define SCU_PSMR_CL ((ushort)0x3000) 442*4882a593Smuzhiyun #define SCU_PSMR_UM ((ushort)0x0c00) 443*4882a593Smuzhiyun #define SCU_PSMR_FRZ ((ushort)0x0200) 444*4882a593Smuzhiyun #define SCU_PSMR_RZS ((ushort)0x0100) 445*4882a593Smuzhiyun #define SCU_PSMR_SYN ((ushort)0x0080) 446*4882a593Smuzhiyun #define SCU_PSMR_DRT ((ushort)0x0040) 447*4882a593Smuzhiyun #define SCU_PSMR_PEN ((ushort)0x0010) 448*4882a593Smuzhiyun #define SCU_PSMR_RPM ((ushort)0x000c) 449*4882a593Smuzhiyun #define SCU_PSMR_REVP ((ushort)0x0008) 450*4882a593Smuzhiyun #define SCU_PSMR_TPM ((ushort)0x0003) 451*4882a593Smuzhiyun #define SCU_PSMR_TEVP ((ushort)0x0002) 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* CPM Transparent mode SCC. 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun typedef struct scc_trans { 456*4882a593Smuzhiyun sccp_t st_genscc; 457*4882a593Smuzhiyun uint st_cpres; /* Preset CRC */ 458*4882a593Smuzhiyun uint st_cmask; /* Constant mask for CRC */ 459*4882a593Smuzhiyun } scc_trans_t; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* IIC parameter RAM. 462*4882a593Smuzhiyun */ 463*4882a593Smuzhiyun typedef struct iic { 464*4882a593Smuzhiyun ushort iic_rbase; /* Rx Buffer descriptor base address */ 465*4882a593Smuzhiyun ushort iic_tbase; /* Tx Buffer descriptor base address */ 466*4882a593Smuzhiyun u_char iic_rfcr; /* Rx function code */ 467*4882a593Smuzhiyun u_char iic_tfcr; /* Tx function code */ 468*4882a593Smuzhiyun ushort iic_mrblr; /* Max receive buffer length */ 469*4882a593Smuzhiyun uint iic_rstate; /* Internal */ 470*4882a593Smuzhiyun uint iic_rdp; /* Internal */ 471*4882a593Smuzhiyun ushort iic_rbptr; /* Internal */ 472*4882a593Smuzhiyun ushort iic_rbc; /* Internal */ 473*4882a593Smuzhiyun uint iic_rxtmp; /* Internal */ 474*4882a593Smuzhiyun uint iic_tstate; /* Internal */ 475*4882a593Smuzhiyun uint iic_tdp; /* Internal */ 476*4882a593Smuzhiyun ushort iic_tbptr; /* Internal */ 477*4882a593Smuzhiyun ushort iic_tbc; /* Internal */ 478*4882a593Smuzhiyun uint iic_txtmp; /* Internal */ 479*4882a593Smuzhiyun char res1[4]; /* Reserved */ 480*4882a593Smuzhiyun ushort iic_rpbase; /* Relocation pointer */ 481*4882a593Smuzhiyun char res2[2]; /* Reserved */ 482*4882a593Smuzhiyun } iic_t; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun /* 485*4882a593Smuzhiyun * RISC Controller Configuration Register definitons 486*4882a593Smuzhiyun */ 487*4882a593Smuzhiyun #define RCCR_TIME 0x8000 /* RISC Timer Enable */ 488*4882a593Smuzhiyun #define RCCR_TIMEP(t) (((t) & 0x3F)<<8) /* RISC Timer Period */ 489*4882a593Smuzhiyun #define RCCR_TIME_MASK 0x00FF /* not RISC Timer related bits */ 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /* RISC Timer Parameter RAM offset */ 492*4882a593Smuzhiyun #define PROFF_RTMR ((uint)0x01B0) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun typedef struct risc_timer_pram { 495*4882a593Smuzhiyun unsigned short tm_base; /* RISC Timer Table Base Address */ 496*4882a593Smuzhiyun unsigned short tm_ptr; /* RISC Timer Table Pointer (internal) */ 497*4882a593Smuzhiyun unsigned short r_tmr; /* RISC Timer Mode Register */ 498*4882a593Smuzhiyun unsigned short r_tmv; /* RISC Timer Valid Register */ 499*4882a593Smuzhiyun unsigned long tm_cmd; /* RISC Timer Command Register */ 500*4882a593Smuzhiyun unsigned long tm_cnt; /* RISC Timer Internal Count */ 501*4882a593Smuzhiyun } rt_pram_t; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun /* Bits in RISC Timer Command Register */ 504*4882a593Smuzhiyun #define TM_CMD_VALID 0x80000000 /* Valid - Enables the timer */ 505*4882a593Smuzhiyun #define TM_CMD_RESTART 0x40000000 /* Restart - for automatic restart */ 506*4882a593Smuzhiyun #define TM_CMD_PWM 0x20000000 /* Run in Pulse Width Modulation Mode */ 507*4882a593Smuzhiyun #define TM_CMD_NUM(n) (((n)&0xF)<<16) /* Timer Number */ 508*4882a593Smuzhiyun #define TM_CMD_PERIOD(p) ((p)&0xFFFF) /* Timer Period */ 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun /* CPM interrupts. There are nearly 32 interrupts generated by CPM 511*4882a593Smuzhiyun * channels or devices. All of these are presented to the PPC core 512*4882a593Smuzhiyun * as a single interrupt. The CPM interrupt handler dispatches its 513*4882a593Smuzhiyun * own handlers, in a similar fashion to the PPC core handler. We 514*4882a593Smuzhiyun * use the table as defined in the manuals (i.e. no special high 515*4882a593Smuzhiyun * priority and SCC1 == SCCa, etc...). 516*4882a593Smuzhiyun */ 517*4882a593Smuzhiyun #define CPMVEC_NR 32 518*4882a593Smuzhiyun #define CPMVEC_PIO_PC15 ((ushort)0x1f) 519*4882a593Smuzhiyun #define CPMVEC_SCC1 ((ushort)0x1e) 520*4882a593Smuzhiyun #define CPMVEC_SCC2 ((ushort)0x1d) 521*4882a593Smuzhiyun #define CPMVEC_SCC3 ((ushort)0x1c) 522*4882a593Smuzhiyun #define CPMVEC_SCC4 ((ushort)0x1b) 523*4882a593Smuzhiyun #define CPMVEC_PIO_PC14 ((ushort)0x1a) 524*4882a593Smuzhiyun #define CPMVEC_TIMER1 ((ushort)0x19) 525*4882a593Smuzhiyun #define CPMVEC_PIO_PC13 ((ushort)0x18) 526*4882a593Smuzhiyun #define CPMVEC_PIO_PC12 ((ushort)0x17) 527*4882a593Smuzhiyun #define CPMVEC_SDMA_CB_ERR ((ushort)0x16) 528*4882a593Smuzhiyun #define CPMVEC_IDMA1 ((ushort)0x15) 529*4882a593Smuzhiyun #define CPMVEC_IDMA2 ((ushort)0x14) 530*4882a593Smuzhiyun #define CPMVEC_TIMER2 ((ushort)0x12) 531*4882a593Smuzhiyun #define CPMVEC_RISCTIMER ((ushort)0x11) 532*4882a593Smuzhiyun #define CPMVEC_I2C ((ushort)0x10) 533*4882a593Smuzhiyun #define CPMVEC_PIO_PC11 ((ushort)0x0f) 534*4882a593Smuzhiyun #define CPMVEC_PIO_PC10 ((ushort)0x0e) 535*4882a593Smuzhiyun #define CPMVEC_TIMER3 ((ushort)0x0c) 536*4882a593Smuzhiyun #define CPMVEC_PIO_PC9 ((ushort)0x0b) 537*4882a593Smuzhiyun #define CPMVEC_PIO_PC8 ((ushort)0x0a) 538*4882a593Smuzhiyun #define CPMVEC_PIO_PC7 ((ushort)0x09) 539*4882a593Smuzhiyun #define CPMVEC_TIMER4 ((ushort)0x07) 540*4882a593Smuzhiyun #define CPMVEC_PIO_PC6 ((ushort)0x06) 541*4882a593Smuzhiyun #define CPMVEC_SPI ((ushort)0x05) 542*4882a593Smuzhiyun #define CPMVEC_SMC1 ((ushort)0x04) 543*4882a593Smuzhiyun #define CPMVEC_SMC2 ((ushort)0x03) 544*4882a593Smuzhiyun #define CPMVEC_PIO_PC5 ((ushort)0x02) 545*4882a593Smuzhiyun #define CPMVEC_PIO_PC4 ((ushort)0x01) 546*4882a593Smuzhiyun #define CPMVEC_ERROR ((ushort)0x00) 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun /* CPM interrupt configuration vector. 549*4882a593Smuzhiyun */ 550*4882a593Smuzhiyun #define CICR_SCD_SCC4 ((uint)0x00c00000) /* SCC4 @ SCCd */ 551*4882a593Smuzhiyun #define CICR_SCC_SCC3 ((uint)0x00200000) /* SCC3 @ SCCc */ 552*4882a593Smuzhiyun #define CICR_SCB_SCC2 ((uint)0x00040000) /* SCC2 @ SCCb */ 553*4882a593Smuzhiyun #define CICR_SCA_SCC1 ((uint)0x00000000) /* SCC1 @ SCCa */ 554*4882a593Smuzhiyun #define CICR_IRL_MASK ((uint)0x0000e000) /* Core interrupt */ 555*4882a593Smuzhiyun #define CICR_HP_MASK ((uint)0x00001f00) /* Hi-pri int. */ 556*4882a593Smuzhiyun #define CICR_IEN ((uint)0x00000080) /* Int. enable */ 557*4882a593Smuzhiyun #define CICR_SPS ((uint)0x00000001) /* SCC Spread */ 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun #define CPM_PIN_INPUT 0 560*4882a593Smuzhiyun #define CPM_PIN_OUTPUT 1 561*4882a593Smuzhiyun #define CPM_PIN_PRIMARY 0 562*4882a593Smuzhiyun #define CPM_PIN_SECONDARY 2 563*4882a593Smuzhiyun #define CPM_PIN_GPIO 4 564*4882a593Smuzhiyun #define CPM_PIN_OPENDRAIN 8 565*4882a593Smuzhiyun #define CPM_PIN_FALLEDGE 16 566*4882a593Smuzhiyun #define CPM_PIN_ANYEDGE 0 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun enum cpm_port { 569*4882a593Smuzhiyun CPM_PORTA, 570*4882a593Smuzhiyun CPM_PORTB, 571*4882a593Smuzhiyun CPM_PORTC, 572*4882a593Smuzhiyun CPM_PORTD, 573*4882a593Smuzhiyun CPM_PORTE, 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun void cpm1_set_pin(enum cpm_port port, int pin, int flags); 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun enum cpm_clk_dir { 579*4882a593Smuzhiyun CPM_CLK_RX, 580*4882a593Smuzhiyun CPM_CLK_TX, 581*4882a593Smuzhiyun CPM_CLK_RTX 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun enum cpm_clk_target { 585*4882a593Smuzhiyun CPM_CLK_SCC1, 586*4882a593Smuzhiyun CPM_CLK_SCC2, 587*4882a593Smuzhiyun CPM_CLK_SCC3, 588*4882a593Smuzhiyun CPM_CLK_SCC4, 589*4882a593Smuzhiyun CPM_CLK_SMC1, 590*4882a593Smuzhiyun CPM_CLK_SMC2, 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun enum cpm_clk { 594*4882a593Smuzhiyun CPM_BRG1, /* Baud Rate Generator 1 */ 595*4882a593Smuzhiyun CPM_BRG2, /* Baud Rate Generator 2 */ 596*4882a593Smuzhiyun CPM_BRG3, /* Baud Rate Generator 3 */ 597*4882a593Smuzhiyun CPM_BRG4, /* Baud Rate Generator 4 */ 598*4882a593Smuzhiyun CPM_CLK1, /* Clock 1 */ 599*4882a593Smuzhiyun CPM_CLK2, /* Clock 2 */ 600*4882a593Smuzhiyun CPM_CLK3, /* Clock 3 */ 601*4882a593Smuzhiyun CPM_CLK4, /* Clock 4 */ 602*4882a593Smuzhiyun CPM_CLK5, /* Clock 5 */ 603*4882a593Smuzhiyun CPM_CLK6, /* Clock 6 */ 604*4882a593Smuzhiyun CPM_CLK7, /* Clock 7 */ 605*4882a593Smuzhiyun CPM_CLK8, /* Clock 8 */ 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun int cpm1_clk_setup(enum cpm_clk_target target, int clock, int mode); 609*4882a593Smuzhiyun int cpm1_gpiochip_add16(struct device *dev); 610*4882a593Smuzhiyun int cpm1_gpiochip_add32(struct device *dev); 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun #endif /* __CPM1__ */ 613