xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/cell-regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * cbe_regs.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This file is intended to hold the various register definitions for CBE
6*4882a593Smuzhiyun  * on-chip system devices (memory controller, IO controller, etc...)
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * (C) Copyright IBM Corporation 2001,2006
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Authors: Maximino Aguilar (maguilar@us.ibm.com)
11*4882a593Smuzhiyun  *          David J. Erb (djerb@us.ibm.com)
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * (c) 2006 Benjamin Herrenschmidt <benh@kernel.crashing.org>, IBM Corp.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifndef CBE_REGS_H
17*4882a593Smuzhiyun #define CBE_REGS_H
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <asm/cell-pmu.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Some HID register definitions
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* CBE specific HID0 bits */
28*4882a593Smuzhiyun #define HID0_CBE_THERM_WAKEUP	0x0000020000000000ul
29*4882a593Smuzhiyun #define HID0_CBE_SYSERR_WAKEUP	0x0000008000000000ul
30*4882a593Smuzhiyun #define HID0_CBE_THERM_INT_EN	0x0000000400000000ul
31*4882a593Smuzhiyun #define HID0_CBE_SYSERR_INT_EN	0x0000000200000000ul
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define MAX_CBE		2
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun  *
37*4882a593Smuzhiyun  * Pervasive unit register definitions
38*4882a593Smuzhiyun  *
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun union spe_reg {
42*4882a593Smuzhiyun 	u64 val;
43*4882a593Smuzhiyun 	u8 spe[8];
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun union ppe_spe_reg {
47*4882a593Smuzhiyun 	u64 val;
48*4882a593Smuzhiyun 	struct {
49*4882a593Smuzhiyun 		u32 ppe;
50*4882a593Smuzhiyun 		u32 spe;
51*4882a593Smuzhiyun 	};
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun struct cbe_pmd_regs {
56*4882a593Smuzhiyun 	/* Debug Bus Control */
57*4882a593Smuzhiyun 	u64	pad_0x0000;					/* 0x0000 */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	u64	group_control;					/* 0x0008 */
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	u8	pad_0x0010_0x00a8 [0x00a8 - 0x0010];		/* 0x0010 */
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	u64	debug_bus_control;				/* 0x00a8 */
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	u8	pad_0x00b0_0x0100 [0x0100 - 0x00b0];		/* 0x00b0 */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	u64	trace_aux_data;					/* 0x0100 */
68*4882a593Smuzhiyun 	u64	trace_buffer_0_63;				/* 0x0108 */
69*4882a593Smuzhiyun 	u64	trace_buffer_64_127;				/* 0x0110 */
70*4882a593Smuzhiyun 	u64	trace_address;					/* 0x0118 */
71*4882a593Smuzhiyun 	u64	ext_tr_timer;					/* 0x0120 */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	u8	pad_0x0128_0x0400 [0x0400 - 0x0128];		/* 0x0128 */
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* Performance Monitor */
76*4882a593Smuzhiyun 	u64	pm_status;					/* 0x0400 */
77*4882a593Smuzhiyun 	u64	pm_control;					/* 0x0408 */
78*4882a593Smuzhiyun 	u64	pm_interval;					/* 0x0410 */
79*4882a593Smuzhiyun 	u64	pm_ctr[4];					/* 0x0418 */
80*4882a593Smuzhiyun 	u64	pm_start_stop;					/* 0x0438 */
81*4882a593Smuzhiyun 	u64	pm07_control[8];				/* 0x0440 */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	u8	pad_0x0480_0x0800 [0x0800 - 0x0480];		/* 0x0480 */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	/* Thermal Sensor Registers */
86*4882a593Smuzhiyun 	union	spe_reg	ts_ctsr1;				/* 0x0800 */
87*4882a593Smuzhiyun 	u64	ts_ctsr2;					/* 0x0808 */
88*4882a593Smuzhiyun 	union	spe_reg	ts_mtsr1;				/* 0x0810 */
89*4882a593Smuzhiyun 	u64	ts_mtsr2;					/* 0x0818 */
90*4882a593Smuzhiyun 	union	spe_reg	ts_itr1;				/* 0x0820 */
91*4882a593Smuzhiyun 	u64	ts_itr2;					/* 0x0828 */
92*4882a593Smuzhiyun 	u64	ts_gitr;					/* 0x0830 */
93*4882a593Smuzhiyun 	u64	ts_isr;						/* 0x0838 */
94*4882a593Smuzhiyun 	u64	ts_imr;						/* 0x0840 */
95*4882a593Smuzhiyun 	union	spe_reg	tm_cr1;					/* 0x0848 */
96*4882a593Smuzhiyun 	u64	tm_cr2;						/* 0x0850 */
97*4882a593Smuzhiyun 	u64	tm_simr;					/* 0x0858 */
98*4882a593Smuzhiyun 	union	ppe_spe_reg tm_tpr;				/* 0x0860 */
99*4882a593Smuzhiyun 	union	spe_reg	tm_str1;				/* 0x0868 */
100*4882a593Smuzhiyun 	u64	tm_str2;					/* 0x0870 */
101*4882a593Smuzhiyun 	union	ppe_spe_reg tm_tsr;				/* 0x0878 */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Power Management */
104*4882a593Smuzhiyun 	u64	pmcr;						/* 0x0880 */
105*4882a593Smuzhiyun #define CBE_PMD_PAUSE_ZERO_CONTROL	0x10000
106*4882a593Smuzhiyun 	u64	pmsr;						/* 0x0888 */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* Time Base Register */
109*4882a593Smuzhiyun 	u64	tbr;						/* 0x0890 */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	u8	pad_0x0898_0x0c00 [0x0c00 - 0x0898];		/* 0x0898 */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Fault Isolation Registers */
114*4882a593Smuzhiyun 	u64	checkstop_fir;					/* 0x0c00 */
115*4882a593Smuzhiyun 	u64	recoverable_fir;				/* 0x0c08 */
116*4882a593Smuzhiyun 	u64	spec_att_mchk_fir;				/* 0x0c10 */
117*4882a593Smuzhiyun 	u32	fir_mode_reg;					/* 0x0c18 */
118*4882a593Smuzhiyun 	u8	pad_0x0c1c_0x0c20 [4];				/* 0x0c1c */
119*4882a593Smuzhiyun #define CBE_PMD_FIR_MODE_M8		0x00800
120*4882a593Smuzhiyun 	u64	fir_enable_mask;				/* 0x0c20 */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	u8	pad_0x0c28_0x0ca8 [0x0ca8 - 0x0c28];		/* 0x0c28 */
123*4882a593Smuzhiyun 	u64	ras_esc_0;					/* 0x0ca8 */
124*4882a593Smuzhiyun 	u8	pad_0x0cb0_0x1000 [0x1000 - 0x0cb0];		/* 0x0cb0 */
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun extern struct cbe_pmd_regs __iomem *cbe_get_pmd_regs(struct device_node *np);
128*4882a593Smuzhiyun extern struct cbe_pmd_regs __iomem *cbe_get_cpu_pmd_regs(int cpu);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * PMU shadow registers
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * Many of the registers in the performance monitoring unit are write-only,
134*4882a593Smuzhiyun  * so we need to save a copy of what we write to those registers.
135*4882a593Smuzhiyun  *
136*4882a593Smuzhiyun  * The actual data counters are read/write. However, writing to the counters
137*4882a593Smuzhiyun  * only takes effect if the PMU is enabled. Otherwise the value is stored in
138*4882a593Smuzhiyun  * a hardware latch until the next time the PMU is enabled. So we save a copy
139*4882a593Smuzhiyun  * of the counter values if we need to read them back while the PMU is
140*4882a593Smuzhiyun  * disabled. The counter_value_in_latch field is a bitmap indicating which
141*4882a593Smuzhiyun  * counters currently have a value waiting to be written.
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct cbe_pmd_shadow_regs {
145*4882a593Smuzhiyun 	u32 group_control;
146*4882a593Smuzhiyun 	u32 debug_bus_control;
147*4882a593Smuzhiyun 	u32 trace_address;
148*4882a593Smuzhiyun 	u32 ext_tr_timer;
149*4882a593Smuzhiyun 	u32 pm_status;
150*4882a593Smuzhiyun 	u32 pm_control;
151*4882a593Smuzhiyun 	u32 pm_interval;
152*4882a593Smuzhiyun 	u32 pm_start_stop;
153*4882a593Smuzhiyun 	u32 pm07_control[NR_CTRS];
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	u32 pm_ctr[NR_PHYS_CTRS];
156*4882a593Smuzhiyun 	u32 counter_value_in_latch;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun extern struct cbe_pmd_shadow_regs *cbe_get_pmd_shadow_regs(struct device_node *np);
160*4882a593Smuzhiyun extern struct cbe_pmd_shadow_regs *cbe_get_cpu_pmd_shadow_regs(int cpu);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun  *
164*4882a593Smuzhiyun  * IIC unit register definitions
165*4882a593Smuzhiyun  *
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun struct cbe_iic_pending_bits {
169*4882a593Smuzhiyun 	u32 data;
170*4882a593Smuzhiyun 	u8 flags;
171*4882a593Smuzhiyun 	u8 class;
172*4882a593Smuzhiyun 	u8 source;
173*4882a593Smuzhiyun 	u8 prio;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define CBE_IIC_IRQ_VALID	0x80
177*4882a593Smuzhiyun #define CBE_IIC_IRQ_IPI		0x40
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct cbe_iic_thread_regs {
180*4882a593Smuzhiyun 	struct cbe_iic_pending_bits pending;
181*4882a593Smuzhiyun 	struct cbe_iic_pending_bits pending_destr;
182*4882a593Smuzhiyun 	u64 generate;
183*4882a593Smuzhiyun 	u64 prio;
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun struct cbe_iic_regs {
187*4882a593Smuzhiyun 	u8	pad_0x0000_0x0400[0x0400 - 0x0000];		/* 0x0000 */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* IIC interrupt registers */
190*4882a593Smuzhiyun 	struct	cbe_iic_thread_regs thread[2];			/* 0x0400 */
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	u64	iic_ir;						/* 0x0440 */
193*4882a593Smuzhiyun #define CBE_IIC_IR_PRIO(x)      (((x) & 0xf) << 12)
194*4882a593Smuzhiyun #define CBE_IIC_IR_DEST_NODE(x) (((x) & 0xf) << 4)
195*4882a593Smuzhiyun #define CBE_IIC_IR_DEST_UNIT(x) ((x) & 0xf)
196*4882a593Smuzhiyun #define CBE_IIC_IR_IOC_0        0x0
197*4882a593Smuzhiyun #define CBE_IIC_IR_IOC_1S       0xb
198*4882a593Smuzhiyun #define CBE_IIC_IR_PT_0         0xe
199*4882a593Smuzhiyun #define CBE_IIC_IR_PT_1         0xf
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	u64	iic_is;						/* 0x0448 */
202*4882a593Smuzhiyun #define CBE_IIC_IS_PMI		0x2
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	u8	pad_0x0450_0x0500[0x0500 - 0x0450];		/* 0x0450 */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* IOC FIR */
207*4882a593Smuzhiyun 	u64	ioc_fir_reset;					/* 0x0500 */
208*4882a593Smuzhiyun 	u64	ioc_fir_set;					/* 0x0508 */
209*4882a593Smuzhiyun 	u64	ioc_checkstop_enable;				/* 0x0510 */
210*4882a593Smuzhiyun 	u64	ioc_fir_error_mask;				/* 0x0518 */
211*4882a593Smuzhiyun 	u64	ioc_syserr_enable;				/* 0x0520 */
212*4882a593Smuzhiyun 	u64	ioc_fir;					/* 0x0528 */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	u8	pad_0x0530_0x1000[0x1000 - 0x0530];		/* 0x0530 */
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun extern struct cbe_iic_regs __iomem *cbe_get_iic_regs(struct device_node *np);
218*4882a593Smuzhiyun extern struct cbe_iic_regs __iomem *cbe_get_cpu_iic_regs(int cpu);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun struct cbe_mic_tm_regs {
222*4882a593Smuzhiyun 	u8	pad_0x0000_0x0040[0x0040 - 0x0000];		/* 0x0000 */
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	u64	mic_ctl_cnfg2;					/* 0x0040 */
225*4882a593Smuzhiyun #define CBE_MIC_ENABLE_AUX_TRC		0x8000000000000000LL
226*4882a593Smuzhiyun #define CBE_MIC_DISABLE_PWR_SAV_2	0x0200000000000000LL
227*4882a593Smuzhiyun #define CBE_MIC_DISABLE_AUX_TRC_WRAP	0x0100000000000000LL
228*4882a593Smuzhiyun #define CBE_MIC_ENABLE_AUX_TRC_INT	0x0080000000000000LL
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	u64	pad_0x0048;					/* 0x0048 */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	u64	mic_aux_trc_base;				/* 0x0050 */
233*4882a593Smuzhiyun 	u64	mic_aux_trc_max_addr;				/* 0x0058 */
234*4882a593Smuzhiyun 	u64	mic_aux_trc_cur_addr;				/* 0x0060 */
235*4882a593Smuzhiyun 	u64	mic_aux_trc_grf_addr;				/* 0x0068 */
236*4882a593Smuzhiyun 	u64	mic_aux_trc_grf_data;				/* 0x0070 */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	u64	pad_0x0078;					/* 0x0078 */
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	u64	mic_ctl_cnfg_0;					/* 0x0080 */
241*4882a593Smuzhiyun #define CBE_MIC_DISABLE_PWR_SAV_0	0x8000000000000000LL
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	u64	pad_0x0088;					/* 0x0088 */
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	u64	slow_fast_timer_0;				/* 0x0090 */
246*4882a593Smuzhiyun 	u64	slow_next_timer_0;				/* 0x0098 */
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	u8	pad_0x00a0_0x00f8[0x00f8 - 0x00a0];		/* 0x00a0 */
249*4882a593Smuzhiyun 	u64    	mic_df_ecc_address_0;				/* 0x00f8 */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	u8	pad_0x0100_0x01b8[0x01b8 - 0x0100];		/* 0x0100 */
252*4882a593Smuzhiyun 	u64    	mic_df_ecc_address_1;				/* 0x01b8 */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	u64	mic_ctl_cnfg_1;					/* 0x01c0 */
255*4882a593Smuzhiyun #define CBE_MIC_DISABLE_PWR_SAV_1	0x8000000000000000LL
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	u64	pad_0x01c8;					/* 0x01c8 */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	u64	slow_fast_timer_1;				/* 0x01d0 */
260*4882a593Smuzhiyun 	u64	slow_next_timer_1;				/* 0x01d8 */
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	u8	pad_0x01e0_0x0208[0x0208 - 0x01e0];		/* 0x01e0 */
263*4882a593Smuzhiyun 	u64	mic_exc;					/* 0x0208 */
264*4882a593Smuzhiyun #define CBE_MIC_EXC_BLOCK_SCRUB		0x0800000000000000ULL
265*4882a593Smuzhiyun #define CBE_MIC_EXC_FAST_SCRUB		0x0100000000000000ULL
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	u64	mic_mnt_cfg;					/* 0x0210 */
268*4882a593Smuzhiyun #define CBE_MIC_MNT_CFG_CHAN_0_POP	0x0002000000000000ULL
269*4882a593Smuzhiyun #define CBE_MIC_MNT_CFG_CHAN_1_POP	0x0004000000000000ULL
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	u64	mic_df_config;					/* 0x0218 */
272*4882a593Smuzhiyun #define CBE_MIC_ECC_DISABLE_0		0x4000000000000000ULL
273*4882a593Smuzhiyun #define CBE_MIC_ECC_REP_SINGLE_0	0x2000000000000000ULL
274*4882a593Smuzhiyun #define CBE_MIC_ECC_DISABLE_1		0x0080000000000000ULL
275*4882a593Smuzhiyun #define CBE_MIC_ECC_REP_SINGLE_1	0x0040000000000000ULL
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	u8	pad_0x0220_0x0230[0x0230 - 0x0220];		/* 0x0220 */
278*4882a593Smuzhiyun 	u64	mic_fir;					/* 0x0230 */
279*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_0_ERR	0x0200000000000000ULL
280*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_0_ERR	0x0100000000000000ULL
281*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_1_ERR	0x0080000000000000ULL
282*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_1_ERR	0x0040000000000000ULL
283*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_ERR_MASK	0xffff000000000000ULL
284*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_0_CTE	0x0000020000000000ULL
285*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_0_CTE	0x0000010000000000ULL
286*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_1_CTE	0x0000008000000000ULL
287*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_1_CTE	0x0000004000000000ULL
288*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_CTE_MASK	0x0000ffff00000000ULL
289*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_0_RESET	0x0000000002000000ULL
290*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_0_RESET	0x0000000001000000ULL
291*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_1_RESET	0x0000000000800000ULL
292*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_1_RESET	0x0000000000400000ULL
293*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_RESET_MASK	0x00000000ffff0000ULL
294*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_0_SET	0x0000000000000200ULL
295*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_0_SET	0x0000000000000100ULL
296*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SINGLE_1_SET	0x0000000000000080ULL
297*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_MULTI_1_SET	0x0000000000000040ULL
298*4882a593Smuzhiyun #define CBE_MIC_FIR_ECC_SET_MASK	0x000000000000ffffULL
299*4882a593Smuzhiyun 	u64	mic_fir_debug;					/* 0x0238 */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	u8	pad_0x0240_0x1000[0x1000 - 0x0240];		/* 0x0240 */
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun extern struct cbe_mic_tm_regs __iomem *cbe_get_mic_tm_regs(struct device_node *np);
305*4882a593Smuzhiyun extern struct cbe_mic_tm_regs __iomem *cbe_get_cpu_mic_tm_regs(int cpu);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* Cell page table entries */
309*4882a593Smuzhiyun #define CBE_IOPTE_PP_W		0x8000000000000000ul /* protection: write */
310*4882a593Smuzhiyun #define CBE_IOPTE_PP_R		0x4000000000000000ul /* protection: read */
311*4882a593Smuzhiyun #define CBE_IOPTE_M		0x2000000000000000ul /* coherency required */
312*4882a593Smuzhiyun #define CBE_IOPTE_SO_R		0x1000000000000000ul /* ordering: writes */
313*4882a593Smuzhiyun #define CBE_IOPTE_SO_RW		0x1800000000000000ul /* ordering: r & w */
314*4882a593Smuzhiyun #define CBE_IOPTE_RPN_Mask	0x07fffffffffff000ul /* RPN */
315*4882a593Smuzhiyun #define CBE_IOPTE_H		0x0000000000000800ul /* cache hint */
316*4882a593Smuzhiyun #define CBE_IOPTE_IOID_Mask	0x00000000000007fful /* ioid */
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* some utility functions to deal with SMT */
319*4882a593Smuzhiyun extern u32 cbe_get_hw_thread_id(int cpu);
320*4882a593Smuzhiyun extern u32 cbe_cpu_to_node(int cpu);
321*4882a593Smuzhiyun extern u32 cbe_node_to_cpu(int node);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* Init this module early */
324*4882a593Smuzhiyun extern void cbe_regs_init(void);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #endif /* CBE_REGS_H */
328