xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/book3s/64/radix.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_POWERPC_PGTABLE_RADIX_H
3*4882a593Smuzhiyun #define _ASM_POWERPC_PGTABLE_RADIX_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <asm/asm-const.h>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __ASSEMBLY__
8*4882a593Smuzhiyun #include <asm/cmpxchg.h>
9*4882a593Smuzhiyun #endif
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifdef CONFIG_PPC_64K_PAGES
12*4882a593Smuzhiyun #include <asm/book3s/64/radix-64k.h>
13*4882a593Smuzhiyun #else
14*4882a593Smuzhiyun #include <asm/book3s/64/radix-4k.h>
15*4882a593Smuzhiyun #endif
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #ifndef __ASSEMBLY__
18*4882a593Smuzhiyun #include <asm/book3s/64/tlbflush-radix.h>
19*4882a593Smuzhiyun #include <asm/cpu_has_feature.h>
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* An empty PTE can still have a R or C writeback */
23*4882a593Smuzhiyun #define RADIX_PTE_NONE_MASK		(_PAGE_DIRTY | _PAGE_ACCESSED)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* Bits to set in a RPMD/RPUD/RPGD */
26*4882a593Smuzhiyun #define RADIX_PMD_VAL_BITS		(0x8000000000000000UL | RADIX_PTE_INDEX_SIZE)
27*4882a593Smuzhiyun #define RADIX_PUD_VAL_BITS		(0x8000000000000000UL | RADIX_PMD_INDEX_SIZE)
28*4882a593Smuzhiyun #define RADIX_PGD_VAL_BITS		(0x8000000000000000UL | RADIX_PUD_INDEX_SIZE)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Don't have anything in the reserved bits and leaf bits */
31*4882a593Smuzhiyun #define RADIX_PMD_BAD_BITS		0x60000000000000e0UL
32*4882a593Smuzhiyun #define RADIX_PUD_BAD_BITS		0x60000000000000e0UL
33*4882a593Smuzhiyun #define RADIX_P4D_BAD_BITS		0x60000000000000e0UL
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define RADIX_PMD_SHIFT		(PAGE_SHIFT + RADIX_PTE_INDEX_SIZE)
36*4882a593Smuzhiyun #define RADIX_PUD_SHIFT		(RADIX_PMD_SHIFT + RADIX_PMD_INDEX_SIZE)
37*4882a593Smuzhiyun #define RADIX_PGD_SHIFT		(RADIX_PUD_SHIFT + RADIX_PUD_INDEX_SIZE)
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Size of EA range mapped by our pagetables.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun #define RADIX_PGTABLE_EADDR_SIZE (RADIX_PTE_INDEX_SIZE + RADIX_PMD_INDEX_SIZE +	\
42*4882a593Smuzhiyun 			      RADIX_PUD_INDEX_SIZE + RADIX_PGD_INDEX_SIZE + PAGE_SHIFT)
43*4882a593Smuzhiyun #define RADIX_PGTABLE_RANGE (ASM_CONST(1) << RADIX_PGTABLE_EADDR_SIZE)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * We support 52 bit address space, Use top bit for kernel
47*4882a593Smuzhiyun  * virtual mapping. Also make sure kernel fit in the top
48*4882a593Smuzhiyun  * quadrant.
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  *           +------------------+
51*4882a593Smuzhiyun  *           +------------------+  Kernel virtual map (0xc008000000000000)
52*4882a593Smuzhiyun  *           |                  |
53*4882a593Smuzhiyun  *           |                  |
54*4882a593Smuzhiyun  *           |                  |
55*4882a593Smuzhiyun  * 0b11......+------------------+  Kernel linear map (0xc....)
56*4882a593Smuzhiyun  *           |                  |
57*4882a593Smuzhiyun  *           |     2 quadrant   |
58*4882a593Smuzhiyun  *           |                  |
59*4882a593Smuzhiyun  * 0b10......+------------------+
60*4882a593Smuzhiyun  *           |                  |
61*4882a593Smuzhiyun  *           |    1 quadrant    |
62*4882a593Smuzhiyun  *           |                  |
63*4882a593Smuzhiyun  * 0b01......+------------------+
64*4882a593Smuzhiyun  *           |                  |
65*4882a593Smuzhiyun  *           |    0 quadrant    |
66*4882a593Smuzhiyun  *           |                  |
67*4882a593Smuzhiyun  * 0b00......+------------------+
68*4882a593Smuzhiyun  *
69*4882a593Smuzhiyun  *
70*4882a593Smuzhiyun  * 3rd quadrant expanded:
71*4882a593Smuzhiyun  * +------------------------------+
72*4882a593Smuzhiyun  * |                              |
73*4882a593Smuzhiyun  * |                              |
74*4882a593Smuzhiyun  * |                              |
75*4882a593Smuzhiyun  * +------------------------------+  Kernel vmemmap end (0xc010000000000000)
76*4882a593Smuzhiyun  * |                              |
77*4882a593Smuzhiyun  * |           512TB		  |
78*4882a593Smuzhiyun  * |                              |
79*4882a593Smuzhiyun  * +------------------------------+  Kernel IO map end/vmemap start
80*4882a593Smuzhiyun  * |                              |
81*4882a593Smuzhiyun  * |           512TB		  |
82*4882a593Smuzhiyun  * |                              |
83*4882a593Smuzhiyun  * +------------------------------+  Kernel vmap end/ IO map start
84*4882a593Smuzhiyun  * |                              |
85*4882a593Smuzhiyun  * |           512TB		  |
86*4882a593Smuzhiyun  * |                              |
87*4882a593Smuzhiyun  * +------------------------------+  Kernel virt start (0xc008000000000000)
88*4882a593Smuzhiyun  * |                              |
89*4882a593Smuzhiyun  * |                              |
90*4882a593Smuzhiyun  * |                              |
91*4882a593Smuzhiyun  * +------------------------------+  Kernel linear (0xc.....)
92*4882a593Smuzhiyun  */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun  * If we store section details in page->flags we can't increase the MAX_PHYSMEM_BITS
97*4882a593Smuzhiyun  * if we increase SECTIONS_WIDTH we will not store node details in page->flags and
98*4882a593Smuzhiyun  * page_to_nid does a page->section->node lookup
99*4882a593Smuzhiyun  * Hence only increase for VMEMMAP. Further depending on SPARSEMEM_EXTREME reduce
100*4882a593Smuzhiyun  * memory requirements with large number of sections.
101*4882a593Smuzhiyun  * 51 bits is the max physical real address on POWER9
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #if defined(CONFIG_SPARSEMEM_VMEMMAP) && defined(CONFIG_SPARSEMEM_EXTREME)
105*4882a593Smuzhiyun #define R_MAX_PHYSMEM_BITS	51
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun #define R_MAX_PHYSMEM_BITS	46
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define RADIX_KERN_VIRT_START	ASM_CONST(0xc008000000000000)
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun  * 49 =  MAX_EA_BITS_PER_CONTEXT (hash specific). To make sure we pick
113*4882a593Smuzhiyun  * the same value as hash.
114*4882a593Smuzhiyun  */
115*4882a593Smuzhiyun #define RADIX_KERN_MAP_SIZE	(1UL << 49)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define RADIX_VMALLOC_START	RADIX_KERN_VIRT_START
118*4882a593Smuzhiyun #define RADIX_VMALLOC_SIZE	RADIX_KERN_MAP_SIZE
119*4882a593Smuzhiyun #define RADIX_VMALLOC_END	(RADIX_VMALLOC_START + RADIX_VMALLOC_SIZE)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define RADIX_KERN_IO_START	RADIX_VMALLOC_END
122*4882a593Smuzhiyun #define RADIX_KERN_IO_SIZE	RADIX_KERN_MAP_SIZE
123*4882a593Smuzhiyun #define RADIX_KERN_IO_END	(RADIX_KERN_IO_START + RADIX_KERN_IO_SIZE)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define RADIX_VMEMMAP_START	RADIX_KERN_IO_END
126*4882a593Smuzhiyun #define RADIX_VMEMMAP_SIZE	RADIX_KERN_MAP_SIZE
127*4882a593Smuzhiyun #define RADIX_VMEMMAP_END	(RADIX_VMEMMAP_START + RADIX_VMEMMAP_SIZE)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #ifndef __ASSEMBLY__
130*4882a593Smuzhiyun #define RADIX_PTE_TABLE_SIZE	(sizeof(pte_t) << RADIX_PTE_INDEX_SIZE)
131*4882a593Smuzhiyun #define RADIX_PMD_TABLE_SIZE	(sizeof(pmd_t) << RADIX_PMD_INDEX_SIZE)
132*4882a593Smuzhiyun #define RADIX_PUD_TABLE_SIZE	(sizeof(pud_t) << RADIX_PUD_INDEX_SIZE)
133*4882a593Smuzhiyun #define RADIX_PGD_TABLE_SIZE	(sizeof(pgd_t) << RADIX_PGD_INDEX_SIZE)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_STRICT_KERNEL_RWX
136*4882a593Smuzhiyun extern void radix__mark_rodata_ro(void);
137*4882a593Smuzhiyun extern void radix__mark_initmem_nx(void);
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun extern void radix__ptep_set_access_flags(struct vm_area_struct *vma, pte_t *ptep,
141*4882a593Smuzhiyun 					 pte_t entry, unsigned long address,
142*4882a593Smuzhiyun 					 int psize);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun extern void radix__ptep_modify_prot_commit(struct vm_area_struct *vma,
145*4882a593Smuzhiyun 					   unsigned long addr, pte_t *ptep,
146*4882a593Smuzhiyun 					   pte_t old_pte, pte_t pte);
147*4882a593Smuzhiyun 
__radix_pte_update(pte_t * ptep,unsigned long clr,unsigned long set)148*4882a593Smuzhiyun static inline unsigned long __radix_pte_update(pte_t *ptep, unsigned long clr,
149*4882a593Smuzhiyun 					       unsigned long set)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	__be64 old_be, tmp_be;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	__asm__ __volatile__(
154*4882a593Smuzhiyun 	"1:	ldarx	%0,0,%3		# pte_update\n"
155*4882a593Smuzhiyun 	"	andc	%1,%0,%5	\n"
156*4882a593Smuzhiyun 	"	or	%1,%1,%4	\n"
157*4882a593Smuzhiyun 	"	stdcx.	%1,0,%3		\n"
158*4882a593Smuzhiyun 	"	bne-	1b"
159*4882a593Smuzhiyun 	: "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
160*4882a593Smuzhiyun 	: "r" (ptep), "r" (cpu_to_be64(set)), "r" (cpu_to_be64(clr))
161*4882a593Smuzhiyun 	: "cc" );
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return be64_to_cpu(old_be);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
radix__pte_update(struct mm_struct * mm,unsigned long addr,pte_t * ptep,unsigned long clr,unsigned long set,int huge)166*4882a593Smuzhiyun static inline unsigned long radix__pte_update(struct mm_struct *mm,
167*4882a593Smuzhiyun 					unsigned long addr,
168*4882a593Smuzhiyun 					pte_t *ptep, unsigned long clr,
169*4882a593Smuzhiyun 					unsigned long set,
170*4882a593Smuzhiyun 					int huge)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	unsigned long old_pte;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	old_pte = __radix_pte_update(ptep, clr, set);
175*4882a593Smuzhiyun 	if (!huge)
176*4882a593Smuzhiyun 		assert_pte_locked(mm, addr);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return old_pte;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
radix__ptep_get_and_clear_full(struct mm_struct * mm,unsigned long addr,pte_t * ptep,int full)181*4882a593Smuzhiyun static inline pte_t radix__ptep_get_and_clear_full(struct mm_struct *mm,
182*4882a593Smuzhiyun 						   unsigned long addr,
183*4882a593Smuzhiyun 						   pte_t *ptep, int full)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	unsigned long old_pte;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (full) {
188*4882a593Smuzhiyun 		old_pte = pte_val(*ptep);
189*4882a593Smuzhiyun 		*ptep = __pte(0);
190*4882a593Smuzhiyun 	} else
191*4882a593Smuzhiyun 		old_pte = radix__pte_update(mm, addr, ptep, ~0ul, 0, 0);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return __pte(old_pte);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
radix__pte_same(pte_t pte_a,pte_t pte_b)196*4882a593Smuzhiyun static inline int radix__pte_same(pte_t pte_a, pte_t pte_b)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	return ((pte_raw(pte_a) ^ pte_raw(pte_b)) == 0);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
radix__pte_none(pte_t pte)201*4882a593Smuzhiyun static inline int radix__pte_none(pte_t pte)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	return (pte_val(pte) & ~RADIX_PTE_NONE_MASK) == 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
radix__set_pte_at(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,int percpu)206*4882a593Smuzhiyun static inline void radix__set_pte_at(struct mm_struct *mm, unsigned long addr,
207*4882a593Smuzhiyun 				 pte_t *ptep, pte_t pte, int percpu)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	*ptep = pte;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/*
212*4882a593Smuzhiyun 	 * The architecture suggests a ptesync after setting the pte, which
213*4882a593Smuzhiyun 	 * orders the store that updates the pte with subsequent page table
214*4882a593Smuzhiyun 	 * walk accesses which may load the pte. Without this it may be
215*4882a593Smuzhiyun 	 * possible for a subsequent access to result in spurious fault.
216*4882a593Smuzhiyun 	 *
217*4882a593Smuzhiyun 	 * This is not necessary for correctness, because a spurious fault
218*4882a593Smuzhiyun 	 * is tolerated by the page fault handler, and this store will
219*4882a593Smuzhiyun 	 * eventually be seen. In testing, there was no noticable increase
220*4882a593Smuzhiyun 	 * in user faults on POWER9. Avoiding ptesync here is a significant
221*4882a593Smuzhiyun 	 * win for things like fork. If a future microarchitecture benefits
222*4882a593Smuzhiyun 	 * from ptesync, it should probably go into update_mmu_cache, rather
223*4882a593Smuzhiyun 	 * than set_pte_at (which is used to set ptes unrelated to faults).
224*4882a593Smuzhiyun 	 *
225*4882a593Smuzhiyun 	 * Spurious faults from the kernel memory are not tolerated, so there
226*4882a593Smuzhiyun 	 * is a ptesync in flush_cache_vmap, and __map_kernel_page() follows
227*4882a593Smuzhiyun 	 * the pte update sequence from ISA Book III 6.10 Translation Table
228*4882a593Smuzhiyun 	 * Update Synchronization Requirements.
229*4882a593Smuzhiyun 	 */
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
radix__pmd_bad(pmd_t pmd)232*4882a593Smuzhiyun static inline int radix__pmd_bad(pmd_t pmd)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	return !!(pmd_val(pmd) & RADIX_PMD_BAD_BITS);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
radix__pmd_same(pmd_t pmd_a,pmd_t pmd_b)237*4882a593Smuzhiyun static inline int radix__pmd_same(pmd_t pmd_a, pmd_t pmd_b)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	return ((pmd_raw(pmd_a) ^ pmd_raw(pmd_b)) == 0);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
radix__pud_bad(pud_t pud)242*4882a593Smuzhiyun static inline int radix__pud_bad(pud_t pud)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	return !!(pud_val(pud) & RADIX_PUD_BAD_BITS);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 
radix__p4d_bad(p4d_t p4d)248*4882a593Smuzhiyun static inline int radix__p4d_bad(p4d_t p4d)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	return !!(p4d_val(p4d) & RADIX_P4D_BAD_BITS);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
254*4882a593Smuzhiyun 
radix__pmd_trans_huge(pmd_t pmd)255*4882a593Smuzhiyun static inline int radix__pmd_trans_huge(pmd_t pmd)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun 	return (pmd_val(pmd) & (_PAGE_PTE | _PAGE_DEVMAP)) == _PAGE_PTE;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
radix__pmd_mkhuge(pmd_t pmd)260*4882a593Smuzhiyun static inline pmd_t radix__pmd_mkhuge(pmd_t pmd)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	return __pmd(pmd_val(pmd) | _PAGE_PTE);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun extern unsigned long radix__pmd_hugepage_update(struct mm_struct *mm, unsigned long addr,
266*4882a593Smuzhiyun 					  pmd_t *pmdp, unsigned long clr,
267*4882a593Smuzhiyun 					  unsigned long set);
268*4882a593Smuzhiyun extern pmd_t radix__pmdp_collapse_flush(struct vm_area_struct *vma,
269*4882a593Smuzhiyun 				  unsigned long address, pmd_t *pmdp);
270*4882a593Smuzhiyun extern void radix__pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
271*4882a593Smuzhiyun 					pgtable_t pgtable);
272*4882a593Smuzhiyun extern pgtable_t radix__pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
273*4882a593Smuzhiyun extern pmd_t radix__pmdp_huge_get_and_clear(struct mm_struct *mm,
274*4882a593Smuzhiyun 				      unsigned long addr, pmd_t *pmdp);
radix__has_transparent_hugepage(void)275*4882a593Smuzhiyun static inline int radix__has_transparent_hugepage(void)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	/* For radix 2M at PMD level means thp */
278*4882a593Smuzhiyun 	if (mmu_psize_defs[MMU_PAGE_2M].shift == PMD_SHIFT)
279*4882a593Smuzhiyun 		return 1;
280*4882a593Smuzhiyun 	return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 
radix__pmd_mkdevmap(pmd_t pmd)284*4882a593Smuzhiyun static inline pmd_t radix__pmd_mkdevmap(pmd_t pmd)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	return __pmd(pmd_val(pmd) | (_PAGE_PTE | _PAGE_DEVMAP));
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun extern int __meminit radix__vmemmap_create_mapping(unsigned long start,
290*4882a593Smuzhiyun 					     unsigned long page_size,
291*4882a593Smuzhiyun 					     unsigned long phys);
292*4882a593Smuzhiyun extern void radix__vmemmap_remove_mapping(unsigned long start,
293*4882a593Smuzhiyun 				    unsigned long page_size);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun extern int radix__map_kernel_page(unsigned long ea, unsigned long pa,
296*4882a593Smuzhiyun 				 pgprot_t flags, unsigned int psz);
297*4882a593Smuzhiyun 
radix__get_tree_size(void)298*4882a593Smuzhiyun static inline unsigned long radix__get_tree_size(void)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	unsigned long rts_field;
301*4882a593Smuzhiyun 	/*
302*4882a593Smuzhiyun 	 * We support 52 bits, hence:
303*4882a593Smuzhiyun 	 * bits 52 - 31 = 21, 0b10101
304*4882a593Smuzhiyun 	 * RTS encoding details
305*4882a593Smuzhiyun 	 * bits 0 - 3 of rts -> bits 6 - 8 unsigned long
306*4882a593Smuzhiyun 	 * bits 4 - 5 of rts -> bits 62 - 63 of unsigned long
307*4882a593Smuzhiyun 	 */
308*4882a593Smuzhiyun 	rts_field = (0x5UL << 5); /* 6 - 8 bits */
309*4882a593Smuzhiyun 	rts_field |= (0x2UL << 61);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	return rts_field;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #ifdef CONFIG_MEMORY_HOTPLUG
315*4882a593Smuzhiyun int radix__create_section_mapping(unsigned long start, unsigned long end,
316*4882a593Smuzhiyun 				  int nid, pgprot_t prot);
317*4882a593Smuzhiyun int radix__remove_section_mapping(unsigned long start, unsigned long end);
318*4882a593Smuzhiyun #endif /* CONFIG_MEMORY_HOTPLUG */
319*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
320*4882a593Smuzhiyun #endif
321