xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/book3s/64/pgtable.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_POWERPC_BOOK3S_64_PGTABLE_H_
3*4882a593Smuzhiyun #define _ASM_POWERPC_BOOK3S_64_PGTABLE_H_
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <asm-generic/pgtable-nop4d.h>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef __ASSEMBLY__
8*4882a593Smuzhiyun #include <linux/mmdebug.h>
9*4882a593Smuzhiyun #include <linux/bug.h>
10*4882a593Smuzhiyun #include <linux/sizes.h>
11*4882a593Smuzhiyun #endif
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Common bits between hash and Radix page table
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun #define _PAGE_BIT_SWAP_TYPE	0
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define _PAGE_EXEC		0x00001 /* execute permission */
19*4882a593Smuzhiyun #define _PAGE_WRITE		0x00002 /* write access allowed */
20*4882a593Smuzhiyun #define _PAGE_READ		0x00004	/* read access allowed */
21*4882a593Smuzhiyun #define _PAGE_RW		(_PAGE_READ | _PAGE_WRITE)
22*4882a593Smuzhiyun #define _PAGE_RWX		(_PAGE_READ | _PAGE_WRITE | _PAGE_EXEC)
23*4882a593Smuzhiyun #define _PAGE_PRIVILEGED	0x00008 /* kernel access only */
24*4882a593Smuzhiyun #define _PAGE_SAO		0x00010 /* Strong access order */
25*4882a593Smuzhiyun #define _PAGE_NON_IDEMPOTENT	0x00020 /* non idempotent memory */
26*4882a593Smuzhiyun #define _PAGE_TOLERANT		0x00030 /* tolerant memory, cache inhibited */
27*4882a593Smuzhiyun #define _PAGE_DIRTY		0x00080 /* C: page changed */
28*4882a593Smuzhiyun #define _PAGE_ACCESSED		0x00100 /* R: page referenced */
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * Software bits
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define _RPAGE_SW0		0x2000000000000000UL
33*4882a593Smuzhiyun #define _RPAGE_SW1		0x00800
34*4882a593Smuzhiyun #define _RPAGE_SW2		0x00400
35*4882a593Smuzhiyun #define _RPAGE_SW3		0x00200
36*4882a593Smuzhiyun #define _RPAGE_RSV1		0x00040UL
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define _RPAGE_PKEY_BIT4	0x1000000000000000UL
39*4882a593Smuzhiyun #define _RPAGE_PKEY_BIT3	0x0800000000000000UL
40*4882a593Smuzhiyun #define _RPAGE_PKEY_BIT2	0x0400000000000000UL
41*4882a593Smuzhiyun #define _RPAGE_PKEY_BIT1	0x0200000000000000UL
42*4882a593Smuzhiyun #define _RPAGE_PKEY_BIT0	0x0100000000000000UL
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define _PAGE_PTE		0x4000000000000000UL	/* distinguishes PTEs from pointers */
45*4882a593Smuzhiyun #define _PAGE_PRESENT		0x8000000000000000UL	/* pte contains a translation */
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * We need to mark a pmd pte invalid while splitting. We can do that by clearing
48*4882a593Smuzhiyun  * the _PAGE_PRESENT bit. But then that will be taken as a swap pte. In order to
49*4882a593Smuzhiyun  * differentiate between two use a SW field when invalidating.
50*4882a593Smuzhiyun  *
51*4882a593Smuzhiyun  * We do that temporary invalidate for regular pte entry in ptep_set_access_flags
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  * This is used only when _PAGE_PRESENT is cleared.
54*4882a593Smuzhiyun  */
55*4882a593Smuzhiyun #define _PAGE_INVALID		_RPAGE_SW0
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun  * Top and bottom bits of RPN which can be used by hash
59*4882a593Smuzhiyun  * translation mode, because we expect them to be zero
60*4882a593Smuzhiyun  * otherwise.
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun #define _RPAGE_RPN0		0x01000
63*4882a593Smuzhiyun #define _RPAGE_RPN1		0x02000
64*4882a593Smuzhiyun #define _RPAGE_RPN43		0x0080000000000000UL
65*4882a593Smuzhiyun #define _RPAGE_RPN42		0x0040000000000000UL
66*4882a593Smuzhiyun #define _RPAGE_RPN41		0x0020000000000000UL
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* Max physical address bit as per radix table */
69*4882a593Smuzhiyun #define _RPAGE_PA_MAX		56
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * Max physical address bit we will use for now.
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  * This is mostly a hardware limitation and for now Power9 has
75*4882a593Smuzhiyun  * a 51 bit limit.
76*4882a593Smuzhiyun  *
77*4882a593Smuzhiyun  * This is different from the number of physical bit required to address
78*4882a593Smuzhiyun  * the last byte of memory. That is defined by MAX_PHYSMEM_BITS.
79*4882a593Smuzhiyun  * MAX_PHYSMEM_BITS is a linux limitation imposed by the maximum
80*4882a593Smuzhiyun  * number of sections we can support (SECTIONS_SHIFT).
81*4882a593Smuzhiyun  *
82*4882a593Smuzhiyun  * This is different from Radix page table limitation above and
83*4882a593Smuzhiyun  * should always be less than that. The limit is done such that
84*4882a593Smuzhiyun  * we can overload the bits between _RPAGE_PA_MAX and _PAGE_PA_MAX
85*4882a593Smuzhiyun  * for hash linux page table specific bits.
86*4882a593Smuzhiyun  *
87*4882a593Smuzhiyun  * In order to be compatible with future hardware generations we keep
88*4882a593Smuzhiyun  * some offsets and limit this for now to 53
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun #define _PAGE_PA_MAX		53
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define _PAGE_SOFT_DIRTY	_RPAGE_SW3 /* software: software dirty tracking */
93*4882a593Smuzhiyun #define _PAGE_SPECIAL		_RPAGE_SW2 /* software: special page */
94*4882a593Smuzhiyun #define _PAGE_DEVMAP		_RPAGE_SW1 /* software: ZONE_DEVICE page */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * Drivers request for cache inhibited pte mapping using _PAGE_NO_CACHE
98*4882a593Smuzhiyun  * Instead of fixing all of them, add an alternate define which
99*4882a593Smuzhiyun  * maps CI pte mapping.
100*4882a593Smuzhiyun  */
101*4882a593Smuzhiyun #define _PAGE_NO_CACHE		_PAGE_TOLERANT
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * We support _RPAGE_PA_MAX bit real address in pte. On the linux side
104*4882a593Smuzhiyun  * we are limited by _PAGE_PA_MAX. Clear everything above _PAGE_PA_MAX
105*4882a593Smuzhiyun  * and every thing below PAGE_SHIFT;
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun #define PTE_RPN_MASK	(((1UL << _PAGE_PA_MAX) - 1) & (PAGE_MASK))
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * set of bits not changed in pmd_modify. Even though we have hash specific bits
110*4882a593Smuzhiyun  * in here, on radix we expect them to be zero.
111*4882a593Smuzhiyun  */
112*4882a593Smuzhiyun #define _HPAGE_CHG_MASK (PTE_RPN_MASK | _PAGE_HPTEFLAGS | _PAGE_DIRTY | \
113*4882a593Smuzhiyun 			 _PAGE_ACCESSED | H_PAGE_THP_HUGE | _PAGE_PTE | \
114*4882a593Smuzhiyun 			 _PAGE_SOFT_DIRTY | _PAGE_DEVMAP)
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun  * user access blocked by key
117*4882a593Smuzhiyun  */
118*4882a593Smuzhiyun #define _PAGE_KERNEL_RW		(_PAGE_PRIVILEGED | _PAGE_RW | _PAGE_DIRTY)
119*4882a593Smuzhiyun #define _PAGE_KERNEL_RO		 (_PAGE_PRIVILEGED | _PAGE_READ)
120*4882a593Smuzhiyun #define _PAGE_KERNEL_RWX	(_PAGE_PRIVILEGED | _PAGE_DIRTY |	\
121*4882a593Smuzhiyun 				 _PAGE_RW | _PAGE_EXEC)
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * _PAGE_CHG_MASK masks of bits that are to be preserved across
124*4882a593Smuzhiyun  * pgprot changes
125*4882a593Smuzhiyun  */
126*4882a593Smuzhiyun #define _PAGE_CHG_MASK	(PTE_RPN_MASK | _PAGE_HPTEFLAGS | _PAGE_DIRTY | \
127*4882a593Smuzhiyun 			 _PAGE_ACCESSED | _PAGE_SPECIAL | _PAGE_PTE |	\
128*4882a593Smuzhiyun 			 _PAGE_SOFT_DIRTY | _PAGE_DEVMAP)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun  * We define 2 sets of base prot bits, one for basic pages (ie,
132*4882a593Smuzhiyun  * cacheable kernel and user pages) and one for non cacheable
133*4882a593Smuzhiyun  * pages. We always set _PAGE_COHERENT when SMP is enabled or
134*4882a593Smuzhiyun  * the processor might need it for DMA coherency.
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun #define _PAGE_BASE_NC	(_PAGE_PRESENT | _PAGE_ACCESSED)
137*4882a593Smuzhiyun #define _PAGE_BASE	(_PAGE_BASE_NC)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Permission masks used to generate the __P and __S table,
140*4882a593Smuzhiyun  *
141*4882a593Smuzhiyun  * Note:__pgprot is defined in arch/powerpc/include/asm/page.h
142*4882a593Smuzhiyun  *
143*4882a593Smuzhiyun  * Write permissions imply read permissions for now (we could make write-only
144*4882a593Smuzhiyun  * pages on BookE but we don't bother for now). Execute permission control is
145*4882a593Smuzhiyun  * possible on platforms that define _PAGE_EXEC
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun #define PAGE_NONE	__pgprot(_PAGE_BASE | _PAGE_PRIVILEGED)
148*4882a593Smuzhiyun #define PAGE_SHARED	__pgprot(_PAGE_BASE | _PAGE_RW)
149*4882a593Smuzhiyun #define PAGE_SHARED_X	__pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_EXEC)
150*4882a593Smuzhiyun #define PAGE_COPY	__pgprot(_PAGE_BASE | _PAGE_READ)
151*4882a593Smuzhiyun #define PAGE_COPY_X	__pgprot(_PAGE_BASE | _PAGE_READ | _PAGE_EXEC)
152*4882a593Smuzhiyun #define PAGE_READONLY	__pgprot(_PAGE_BASE | _PAGE_READ)
153*4882a593Smuzhiyun #define PAGE_READONLY_X	__pgprot(_PAGE_BASE | _PAGE_READ | _PAGE_EXEC)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Permission masks used for kernel mappings */
156*4882a593Smuzhiyun #define PAGE_KERNEL	__pgprot(_PAGE_BASE | _PAGE_KERNEL_RW)
157*4882a593Smuzhiyun #define PAGE_KERNEL_NC	__pgprot(_PAGE_BASE_NC | _PAGE_KERNEL_RW | \
158*4882a593Smuzhiyun 				 _PAGE_TOLERANT)
159*4882a593Smuzhiyun #define PAGE_KERNEL_NCG	__pgprot(_PAGE_BASE_NC | _PAGE_KERNEL_RW | \
160*4882a593Smuzhiyun 				 _PAGE_NON_IDEMPOTENT)
161*4882a593Smuzhiyun #define PAGE_KERNEL_X	__pgprot(_PAGE_BASE | _PAGE_KERNEL_RWX)
162*4882a593Smuzhiyun #define PAGE_KERNEL_RO	__pgprot(_PAGE_BASE | _PAGE_KERNEL_RO)
163*4882a593Smuzhiyun #define PAGE_KERNEL_ROX	__pgprot(_PAGE_BASE | _PAGE_KERNEL_ROX)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * Protection used for kernel text. We want the debuggers to be able to
167*4882a593Smuzhiyun  * set breakpoints anywhere, so don't write protect the kernel text
168*4882a593Smuzhiyun  * on platforms where such control is possible.
169*4882a593Smuzhiyun  */
170*4882a593Smuzhiyun #if defined(CONFIG_KGDB) || defined(CONFIG_XMON) || defined(CONFIG_BDI_SWITCH) || \
171*4882a593Smuzhiyun 	defined(CONFIG_KPROBES) || defined(CONFIG_DYNAMIC_FTRACE)
172*4882a593Smuzhiyun #define PAGE_KERNEL_TEXT	PAGE_KERNEL_X
173*4882a593Smuzhiyun #else
174*4882a593Smuzhiyun #define PAGE_KERNEL_TEXT	PAGE_KERNEL_ROX
175*4882a593Smuzhiyun #endif
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Make modules code happy. We don't set RO yet */
178*4882a593Smuzhiyun #define PAGE_KERNEL_EXEC	PAGE_KERNEL_X
179*4882a593Smuzhiyun #define PAGE_AGP		(PAGE_KERNEL_NC)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #ifndef __ASSEMBLY__
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * page table defines
184*4882a593Smuzhiyun  */
185*4882a593Smuzhiyun extern unsigned long __pte_index_size;
186*4882a593Smuzhiyun extern unsigned long __pmd_index_size;
187*4882a593Smuzhiyun extern unsigned long __pud_index_size;
188*4882a593Smuzhiyun extern unsigned long __pgd_index_size;
189*4882a593Smuzhiyun extern unsigned long __pud_cache_index;
190*4882a593Smuzhiyun #define PTE_INDEX_SIZE  __pte_index_size
191*4882a593Smuzhiyun #define PMD_INDEX_SIZE  __pmd_index_size
192*4882a593Smuzhiyun #define PUD_INDEX_SIZE  __pud_index_size
193*4882a593Smuzhiyun #define PGD_INDEX_SIZE  __pgd_index_size
194*4882a593Smuzhiyun /* pmd table use page table fragments */
195*4882a593Smuzhiyun #define PMD_CACHE_INDEX  0
196*4882a593Smuzhiyun #define PUD_CACHE_INDEX __pud_cache_index
197*4882a593Smuzhiyun /*
198*4882a593Smuzhiyun  * Because of use of pte fragments and THP, size of page table
199*4882a593Smuzhiyun  * are not always derived out of index size above.
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun extern unsigned long __pte_table_size;
202*4882a593Smuzhiyun extern unsigned long __pmd_table_size;
203*4882a593Smuzhiyun extern unsigned long __pud_table_size;
204*4882a593Smuzhiyun extern unsigned long __pgd_table_size;
205*4882a593Smuzhiyun #define PTE_TABLE_SIZE	__pte_table_size
206*4882a593Smuzhiyun #define PMD_TABLE_SIZE	__pmd_table_size
207*4882a593Smuzhiyun #define PUD_TABLE_SIZE	__pud_table_size
208*4882a593Smuzhiyun #define PGD_TABLE_SIZE	__pgd_table_size
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun extern unsigned long __pmd_val_bits;
211*4882a593Smuzhiyun extern unsigned long __pud_val_bits;
212*4882a593Smuzhiyun extern unsigned long __pgd_val_bits;
213*4882a593Smuzhiyun #define PMD_VAL_BITS	__pmd_val_bits
214*4882a593Smuzhiyun #define PUD_VAL_BITS	__pud_val_bits
215*4882a593Smuzhiyun #define PGD_VAL_BITS	__pgd_val_bits
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun extern unsigned long __pte_frag_nr;
218*4882a593Smuzhiyun #define PTE_FRAG_NR __pte_frag_nr
219*4882a593Smuzhiyun extern unsigned long __pte_frag_size_shift;
220*4882a593Smuzhiyun #define PTE_FRAG_SIZE_SHIFT __pte_frag_size_shift
221*4882a593Smuzhiyun #define PTE_FRAG_SIZE (1UL << PTE_FRAG_SIZE_SHIFT)
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun extern unsigned long __pmd_frag_nr;
224*4882a593Smuzhiyun #define PMD_FRAG_NR __pmd_frag_nr
225*4882a593Smuzhiyun extern unsigned long __pmd_frag_size_shift;
226*4882a593Smuzhiyun #define PMD_FRAG_SIZE_SHIFT __pmd_frag_size_shift
227*4882a593Smuzhiyun #define PMD_FRAG_SIZE (1UL << PMD_FRAG_SIZE_SHIFT)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define PTRS_PER_PTE	(1 << PTE_INDEX_SIZE)
230*4882a593Smuzhiyun #define PTRS_PER_PMD	(1 << PMD_INDEX_SIZE)
231*4882a593Smuzhiyun #define PTRS_PER_PUD	(1 << PUD_INDEX_SIZE)
232*4882a593Smuzhiyun #define PTRS_PER_PGD	(1 << PGD_INDEX_SIZE)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* PMD_SHIFT determines what a second-level page table entry can map */
235*4882a593Smuzhiyun #define PMD_SHIFT	(PAGE_SHIFT + PTE_INDEX_SIZE)
236*4882a593Smuzhiyun #define PMD_SIZE	(1UL << PMD_SHIFT)
237*4882a593Smuzhiyun #define PMD_MASK	(~(PMD_SIZE-1))
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /* PUD_SHIFT determines what a third-level page table entry can map */
240*4882a593Smuzhiyun #define PUD_SHIFT	(PMD_SHIFT + PMD_INDEX_SIZE)
241*4882a593Smuzhiyun #define PUD_SIZE	(1UL << PUD_SHIFT)
242*4882a593Smuzhiyun #define PUD_MASK	(~(PUD_SIZE-1))
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
245*4882a593Smuzhiyun #define PGDIR_SHIFT	(PUD_SHIFT + PUD_INDEX_SIZE)
246*4882a593Smuzhiyun #define PGDIR_SIZE	(1UL << PGDIR_SHIFT)
247*4882a593Smuzhiyun #define PGDIR_MASK	(~(PGDIR_SIZE-1))
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Bits to mask out from a PMD to get to the PTE page */
250*4882a593Smuzhiyun #define PMD_MASKED_BITS		0xc0000000000000ffUL
251*4882a593Smuzhiyun /* Bits to mask out from a PUD to get to the PMD page */
252*4882a593Smuzhiyun #define PUD_MASKED_BITS		0xc0000000000000ffUL
253*4882a593Smuzhiyun /* Bits to mask out from a PGD to get to the PUD page */
254*4882a593Smuzhiyun #define P4D_MASKED_BITS		0xc0000000000000ffUL
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun  * Used as an indicator for rcu callback functions
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun enum pgtable_index {
260*4882a593Smuzhiyun 	PTE_INDEX = 0,
261*4882a593Smuzhiyun 	PMD_INDEX,
262*4882a593Smuzhiyun 	PUD_INDEX,
263*4882a593Smuzhiyun 	PGD_INDEX,
264*4882a593Smuzhiyun 	/*
265*4882a593Smuzhiyun 	 * Below are used with 4k page size and hugetlb
266*4882a593Smuzhiyun 	 */
267*4882a593Smuzhiyun 	HTLB_16M_INDEX,
268*4882a593Smuzhiyun 	HTLB_16G_INDEX,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun extern unsigned long __vmalloc_start;
272*4882a593Smuzhiyun extern unsigned long __vmalloc_end;
273*4882a593Smuzhiyun #define VMALLOC_START	__vmalloc_start
274*4882a593Smuzhiyun #define VMALLOC_END	__vmalloc_end
275*4882a593Smuzhiyun 
ioremap_max_order(void)276*4882a593Smuzhiyun static inline unsigned int ioremap_max_order(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	if (radix_enabled())
279*4882a593Smuzhiyun 		return PUD_SHIFT;
280*4882a593Smuzhiyun 	return 7 + PAGE_SHIFT; /* default from linux/vmalloc.h */
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun #define IOREMAP_MAX_ORDER ioremap_max_order()
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun extern unsigned long __kernel_virt_start;
285*4882a593Smuzhiyun extern unsigned long __kernel_io_start;
286*4882a593Smuzhiyun extern unsigned long __kernel_io_end;
287*4882a593Smuzhiyun #define KERN_VIRT_START __kernel_virt_start
288*4882a593Smuzhiyun #define KERN_IO_START  __kernel_io_start
289*4882a593Smuzhiyun #define KERN_IO_END __kernel_io_end
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun extern struct page *vmemmap;
292*4882a593Smuzhiyun extern unsigned long pci_io_base;
293*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #include <asm/book3s/64/hash.h>
296*4882a593Smuzhiyun #include <asm/book3s/64/radix.h>
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #if H_MAX_PHYSMEM_BITS > R_MAX_PHYSMEM_BITS
299*4882a593Smuzhiyun #define  MAX_PHYSMEM_BITS	H_MAX_PHYSMEM_BITS
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun #define  MAX_PHYSMEM_BITS	R_MAX_PHYSMEM_BITS
302*4882a593Smuzhiyun #endif
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #ifdef CONFIG_PPC_64K_PAGES
306*4882a593Smuzhiyun #include <asm/book3s/64/pgtable-64k.h>
307*4882a593Smuzhiyun #else
308*4882a593Smuzhiyun #include <asm/book3s/64/pgtable-4k.h>
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #include <asm/barrier.h>
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun  * IO space itself carved into the PIO region (ISA and PHB IO space) and
314*4882a593Smuzhiyun  * the ioremap space
315*4882a593Smuzhiyun  *
316*4882a593Smuzhiyun  *  ISA_IO_BASE = KERN_IO_START, 64K reserved area
317*4882a593Smuzhiyun  *  PHB_IO_BASE = ISA_IO_BASE + 64K to ISA_IO_BASE + 2G, PHB IO spaces
318*4882a593Smuzhiyun  * IOREMAP_BASE = ISA_IO_BASE + 2G to VMALLOC_START + PGTABLE_RANGE
319*4882a593Smuzhiyun  */
320*4882a593Smuzhiyun #define FULL_IO_SIZE	0x80000000ul
321*4882a593Smuzhiyun #define  ISA_IO_BASE	(KERN_IO_START)
322*4882a593Smuzhiyun #define  ISA_IO_END	(KERN_IO_START + 0x10000ul)
323*4882a593Smuzhiyun #define  PHB_IO_BASE	(ISA_IO_END)
324*4882a593Smuzhiyun #define  PHB_IO_END	(KERN_IO_START + FULL_IO_SIZE)
325*4882a593Smuzhiyun #define IOREMAP_BASE	(PHB_IO_END)
326*4882a593Smuzhiyun #define IOREMAP_START	(ioremap_bot)
327*4882a593Smuzhiyun #define IOREMAP_END	(KERN_IO_END - FIXADDR_SIZE)
328*4882a593Smuzhiyun #define FIXADDR_SIZE	SZ_32M
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun /* Advertise special mapping type for AGP */
331*4882a593Smuzhiyun #define HAVE_PAGE_AGP
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun #ifndef __ASSEMBLY__
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun  * This is the default implementation of various PTE accessors, it's
337*4882a593Smuzhiyun  * used in all cases except Book3S with 64K pages where we have a
338*4882a593Smuzhiyun  * concept of sub-pages
339*4882a593Smuzhiyun  */
340*4882a593Smuzhiyun #ifndef __real_pte
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define __real_pte(e, p, o)		((real_pte_t){(e)})
343*4882a593Smuzhiyun #define __rpte_to_pte(r)	((r).pte)
344*4882a593Smuzhiyun #define __rpte_to_hidx(r,index)	(pte_val(__rpte_to_pte(r)) >> H_PAGE_F_GIX_SHIFT)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun #define pte_iterate_hashed_subpages(rpte, psize, va, index, shift)       \
347*4882a593Smuzhiyun 	do {							         \
348*4882a593Smuzhiyun 		index = 0;					         \
349*4882a593Smuzhiyun 		shift = mmu_psize_defs[psize].shift;		         \
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define pte_iterate_hashed_end() } while(0)
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun  * We expect this to be called only for user addresses or kernel virtual
355*4882a593Smuzhiyun  * addresses other than the linear mapping.
356*4882a593Smuzhiyun  */
357*4882a593Smuzhiyun #define pte_pagesize_index(mm, addr, pte)	MMU_PAGE_4K
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #endif /* __real_pte */
360*4882a593Smuzhiyun 
pte_update(struct mm_struct * mm,unsigned long addr,pte_t * ptep,unsigned long clr,unsigned long set,int huge)361*4882a593Smuzhiyun static inline unsigned long pte_update(struct mm_struct *mm, unsigned long addr,
362*4882a593Smuzhiyun 				       pte_t *ptep, unsigned long clr,
363*4882a593Smuzhiyun 				       unsigned long set, int huge)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	if (radix_enabled())
366*4882a593Smuzhiyun 		return radix__pte_update(mm, addr, ptep, clr, set, huge);
367*4882a593Smuzhiyun 	return hash__pte_update(mm, addr, ptep, clr, set, huge);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun  * For hash even if we have _PAGE_ACCESSED = 0, we do a pte_update.
371*4882a593Smuzhiyun  * We currently remove entries from the hashtable regardless of whether
372*4882a593Smuzhiyun  * the entry was young or dirty.
373*4882a593Smuzhiyun  *
374*4882a593Smuzhiyun  * We should be more intelligent about this but for the moment we override
375*4882a593Smuzhiyun  * these functions and force a tlb flush unconditionally
376*4882a593Smuzhiyun  * For radix: H_PAGE_HASHPTE should be zero. Hence we can use the same
377*4882a593Smuzhiyun  * function for both hash and radix.
378*4882a593Smuzhiyun  */
__ptep_test_and_clear_young(struct mm_struct * mm,unsigned long addr,pte_t * ptep)379*4882a593Smuzhiyun static inline int __ptep_test_and_clear_young(struct mm_struct *mm,
380*4882a593Smuzhiyun 					      unsigned long addr, pte_t *ptep)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	unsigned long old;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	if ((pte_raw(*ptep) & cpu_to_be64(_PAGE_ACCESSED | H_PAGE_HASHPTE)) == 0)
385*4882a593Smuzhiyun 		return 0;
386*4882a593Smuzhiyun 	old = pte_update(mm, addr, ptep, _PAGE_ACCESSED, 0, 0);
387*4882a593Smuzhiyun 	return (old & _PAGE_ACCESSED) != 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
391*4882a593Smuzhiyun #define ptep_test_and_clear_young(__vma, __addr, __ptep)	\
392*4882a593Smuzhiyun ({								\
393*4882a593Smuzhiyun 	int __r;						\
394*4882a593Smuzhiyun 	__r = __ptep_test_and_clear_young((__vma)->vm_mm, __addr, __ptep); \
395*4882a593Smuzhiyun 	__r;							\
396*4882a593Smuzhiyun })
397*4882a593Smuzhiyun 
__pte_write(pte_t pte)398*4882a593Smuzhiyun static inline int __pte_write(pte_t pte)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_WRITE));
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #ifdef CONFIG_NUMA_BALANCING
404*4882a593Smuzhiyun #define pte_savedwrite pte_savedwrite
pte_savedwrite(pte_t pte)405*4882a593Smuzhiyun static inline bool pte_savedwrite(pte_t pte)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	/*
408*4882a593Smuzhiyun 	 * Saved write ptes are prot none ptes that doesn't have
409*4882a593Smuzhiyun 	 * privileged bit sit. We mark prot none as one which has
410*4882a593Smuzhiyun 	 * present and pviliged bit set and RWX cleared. To mark
411*4882a593Smuzhiyun 	 * protnone which used to have _PAGE_WRITE set we clear
412*4882a593Smuzhiyun 	 * the privileged bit.
413*4882a593Smuzhiyun 	 */
414*4882a593Smuzhiyun 	return !(pte_raw(pte) & cpu_to_be64(_PAGE_RWX | _PAGE_PRIVILEGED));
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun #else
417*4882a593Smuzhiyun #define pte_savedwrite pte_savedwrite
pte_savedwrite(pte_t pte)418*4882a593Smuzhiyun static inline bool pte_savedwrite(pte_t pte)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	return false;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun #endif
423*4882a593Smuzhiyun 
pte_write(pte_t pte)424*4882a593Smuzhiyun static inline int pte_write(pte_t pte)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	return __pte_write(pte) || pte_savedwrite(pte);
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
pte_read(pte_t pte)429*4882a593Smuzhiyun static inline int pte_read(pte_t pte)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_READ));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun #define __HAVE_ARCH_PTEP_SET_WRPROTECT
ptep_set_wrprotect(struct mm_struct * mm,unsigned long addr,pte_t * ptep)435*4882a593Smuzhiyun static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr,
436*4882a593Smuzhiyun 				      pte_t *ptep)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	if (__pte_write(*ptep))
439*4882a593Smuzhiyun 		pte_update(mm, addr, ptep, _PAGE_WRITE, 0, 0);
440*4882a593Smuzhiyun 	else if (unlikely(pte_savedwrite(*ptep)))
441*4882a593Smuzhiyun 		pte_update(mm, addr, ptep, 0, _PAGE_PRIVILEGED, 0);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun #define __HAVE_ARCH_HUGE_PTEP_SET_WRPROTECT
huge_ptep_set_wrprotect(struct mm_struct * mm,unsigned long addr,pte_t * ptep)445*4882a593Smuzhiyun static inline void huge_ptep_set_wrprotect(struct mm_struct *mm,
446*4882a593Smuzhiyun 					   unsigned long addr, pte_t *ptep)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	/*
449*4882a593Smuzhiyun 	 * We should not find protnone for hugetlb, but this complete the
450*4882a593Smuzhiyun 	 * interface.
451*4882a593Smuzhiyun 	 */
452*4882a593Smuzhiyun 	if (__pte_write(*ptep))
453*4882a593Smuzhiyun 		pte_update(mm, addr, ptep, _PAGE_WRITE, 0, 1);
454*4882a593Smuzhiyun 	else if (unlikely(pte_savedwrite(*ptep)))
455*4882a593Smuzhiyun 		pte_update(mm, addr, ptep, 0, _PAGE_PRIVILEGED, 1);
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
ptep_get_and_clear(struct mm_struct * mm,unsigned long addr,pte_t * ptep)459*4882a593Smuzhiyun static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
460*4882a593Smuzhiyun 				       unsigned long addr, pte_t *ptep)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	unsigned long old = pte_update(mm, addr, ptep, ~0UL, 0, 0);
463*4882a593Smuzhiyun 	return __pte(old);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun #define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
ptep_get_and_clear_full(struct mm_struct * mm,unsigned long addr,pte_t * ptep,int full)467*4882a593Smuzhiyun static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
468*4882a593Smuzhiyun 					    unsigned long addr,
469*4882a593Smuzhiyun 					    pte_t *ptep, int full)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	if (full && radix_enabled()) {
472*4882a593Smuzhiyun 		/*
473*4882a593Smuzhiyun 		 * We know that this is a full mm pte clear and
474*4882a593Smuzhiyun 		 * hence can be sure there is no parallel set_pte.
475*4882a593Smuzhiyun 		 */
476*4882a593Smuzhiyun 		return radix__ptep_get_and_clear_full(mm, addr, ptep, full);
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 	return ptep_get_and_clear(mm, addr, ptep);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 
pte_clear(struct mm_struct * mm,unsigned long addr,pte_t * ptep)482*4882a593Smuzhiyun static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
483*4882a593Smuzhiyun 			     pte_t * ptep)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	pte_update(mm, addr, ptep, ~0UL, 0, 0);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
pte_dirty(pte_t pte)488*4882a593Smuzhiyun static inline int pte_dirty(pte_t pte)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_DIRTY));
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
pte_young(pte_t pte)493*4882a593Smuzhiyun static inline int pte_young(pte_t pte)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_ACCESSED));
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun 
pte_special(pte_t pte)498*4882a593Smuzhiyun static inline int pte_special(pte_t pte)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_SPECIAL));
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
pte_exec(pte_t pte)503*4882a593Smuzhiyun static inline bool pte_exec(pte_t pte)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_EXEC));
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun #ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
pte_soft_dirty(pte_t pte)510*4882a593Smuzhiyun static inline bool pte_soft_dirty(pte_t pte)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_SOFT_DIRTY));
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
pte_mksoft_dirty(pte_t pte)515*4882a593Smuzhiyun static inline pte_t pte_mksoft_dirty(pte_t pte)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_SOFT_DIRTY));
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
pte_clear_soft_dirty(pte_t pte)520*4882a593Smuzhiyun static inline pte_t pte_clear_soft_dirty(pte_t pte)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_SOFT_DIRTY));
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun #endif /* CONFIG_HAVE_ARCH_SOFT_DIRTY */
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun #ifdef CONFIG_NUMA_BALANCING
pte_protnone(pte_t pte)527*4882a593Smuzhiyun static inline int pte_protnone(pte_t pte)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	return (pte_raw(pte) & cpu_to_be64(_PAGE_PRESENT | _PAGE_PTE | _PAGE_RWX)) ==
530*4882a593Smuzhiyun 		cpu_to_be64(_PAGE_PRESENT | _PAGE_PTE);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define pte_mk_savedwrite pte_mk_savedwrite
pte_mk_savedwrite(pte_t pte)534*4882a593Smuzhiyun static inline pte_t pte_mk_savedwrite(pte_t pte)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	/*
537*4882a593Smuzhiyun 	 * Used by Autonuma subsystem to preserve the write bit
538*4882a593Smuzhiyun 	 * while marking the pte PROT_NONE. Only allow this
539*4882a593Smuzhiyun 	 * on PROT_NONE pte
540*4882a593Smuzhiyun 	 */
541*4882a593Smuzhiyun 	VM_BUG_ON((pte_raw(pte) & cpu_to_be64(_PAGE_PRESENT | _PAGE_RWX | _PAGE_PRIVILEGED)) !=
542*4882a593Smuzhiyun 		  cpu_to_be64(_PAGE_PRESENT | _PAGE_PRIVILEGED));
543*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_PRIVILEGED));
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun #define pte_clear_savedwrite pte_clear_savedwrite
pte_clear_savedwrite(pte_t pte)547*4882a593Smuzhiyun static inline pte_t pte_clear_savedwrite(pte_t pte)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	/*
550*4882a593Smuzhiyun 	 * Used by KSM subsystem to make a protnone pte readonly.
551*4882a593Smuzhiyun 	 */
552*4882a593Smuzhiyun 	VM_BUG_ON(!pte_protnone(pte));
553*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_PRIVILEGED));
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun #else
556*4882a593Smuzhiyun #define pte_clear_savedwrite pte_clear_savedwrite
pte_clear_savedwrite(pte_t pte)557*4882a593Smuzhiyun static inline pte_t pte_clear_savedwrite(pte_t pte)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	VM_WARN_ON(1);
560*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_WRITE));
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun #endif /* CONFIG_NUMA_BALANCING */
563*4882a593Smuzhiyun 
pte_hw_valid(pte_t pte)564*4882a593Smuzhiyun static inline bool pte_hw_valid(pte_t pte)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	return (pte_raw(pte) & cpu_to_be64(_PAGE_PRESENT | _PAGE_PTE)) ==
567*4882a593Smuzhiyun 		cpu_to_be64(_PAGE_PRESENT | _PAGE_PTE);
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
pte_present(pte_t pte)570*4882a593Smuzhiyun static inline int pte_present(pte_t pte)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun 	/*
573*4882a593Smuzhiyun 	 * A pte is considerent present if _PAGE_PRESENT is set.
574*4882a593Smuzhiyun 	 * We also need to consider the pte present which is marked
575*4882a593Smuzhiyun 	 * invalid during ptep_set_access_flags. Hence we look for _PAGE_INVALID
576*4882a593Smuzhiyun 	 * if we find _PAGE_PRESENT cleared.
577*4882a593Smuzhiyun 	 */
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (pte_hw_valid(pte))
580*4882a593Smuzhiyun 		return true;
581*4882a593Smuzhiyun 	return (pte_raw(pte) & cpu_to_be64(_PAGE_INVALID | _PAGE_PTE)) ==
582*4882a593Smuzhiyun 		cpu_to_be64(_PAGE_INVALID | _PAGE_PTE);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #ifdef CONFIG_PPC_MEM_KEYS
586*4882a593Smuzhiyun extern bool arch_pte_access_permitted(u64 pte, bool write, bool execute);
587*4882a593Smuzhiyun #else
arch_pte_access_permitted(u64 pte,bool write,bool execute)588*4882a593Smuzhiyun static inline bool arch_pte_access_permitted(u64 pte, bool write, bool execute)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	return true;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun #endif /* CONFIG_PPC_MEM_KEYS */
593*4882a593Smuzhiyun 
pte_user(pte_t pte)594*4882a593Smuzhiyun static inline bool pte_user(pte_t pte)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	return !(pte_raw(pte) & cpu_to_be64(_PAGE_PRIVILEGED));
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun #define pte_access_permitted pte_access_permitted
pte_access_permitted(pte_t pte,bool write)600*4882a593Smuzhiyun static inline bool pte_access_permitted(pte_t pte, bool write)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	/*
603*4882a593Smuzhiyun 	 * _PAGE_READ is needed for any access and will be
604*4882a593Smuzhiyun 	 * cleared for PROT_NONE
605*4882a593Smuzhiyun 	 */
606*4882a593Smuzhiyun 	if (!pte_present(pte) || !pte_user(pte) || !pte_read(pte))
607*4882a593Smuzhiyun 		return false;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (write && !pte_write(pte))
610*4882a593Smuzhiyun 		return false;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	return arch_pte_access_permitted(pte_val(pte), write, 0);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun /*
616*4882a593Smuzhiyun  * Conversion functions: convert a page and protection to a page entry,
617*4882a593Smuzhiyun  * and a page entry and page directory to the page they refer to.
618*4882a593Smuzhiyun  *
619*4882a593Smuzhiyun  * Even if PTEs can be unsigned long long, a PFN is always an unsigned
620*4882a593Smuzhiyun  * long for now.
621*4882a593Smuzhiyun  */
pfn_pte(unsigned long pfn,pgprot_t pgprot)622*4882a593Smuzhiyun static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	VM_BUG_ON(pfn >> (64 - PAGE_SHIFT));
625*4882a593Smuzhiyun 	VM_BUG_ON((pfn << PAGE_SHIFT) & ~PTE_RPN_MASK);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	return __pte(((pte_basic_t)pfn << PAGE_SHIFT) | pgprot_val(pgprot) | _PAGE_PTE);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun 
pte_pfn(pte_t pte)630*4882a593Smuzhiyun static inline unsigned long pte_pfn(pte_t pte)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	return (pte_val(pte) & PTE_RPN_MASK) >> PAGE_SHIFT;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun /* Generic modifiers for PTE bits */
pte_wrprotect(pte_t pte)636*4882a593Smuzhiyun static inline pte_t pte_wrprotect(pte_t pte)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	if (unlikely(pte_savedwrite(pte)))
639*4882a593Smuzhiyun 		return pte_clear_savedwrite(pte);
640*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_WRITE));
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
pte_exprotect(pte_t pte)643*4882a593Smuzhiyun static inline pte_t pte_exprotect(pte_t pte)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_EXEC));
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
pte_mkclean(pte_t pte)648*4882a593Smuzhiyun static inline pte_t pte_mkclean(pte_t pte)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_DIRTY));
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
pte_mkold(pte_t pte)653*4882a593Smuzhiyun static inline pte_t pte_mkold(pte_t pte)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_ACCESSED));
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
pte_mkexec(pte_t pte)658*4882a593Smuzhiyun static inline pte_t pte_mkexec(pte_t pte)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_EXEC));
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
pte_mkwrite(pte_t pte)663*4882a593Smuzhiyun static inline pte_t pte_mkwrite(pte_t pte)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	/*
666*4882a593Smuzhiyun 	 * write implies read, hence set both
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_RW));
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
pte_mkdirty(pte_t pte)671*4882a593Smuzhiyun static inline pte_t pte_mkdirty(pte_t pte)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_DIRTY | _PAGE_SOFT_DIRTY));
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
pte_mkyoung(pte_t pte)676*4882a593Smuzhiyun static inline pte_t pte_mkyoung(pte_t pte)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_ACCESSED));
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun 
pte_mkspecial(pte_t pte)681*4882a593Smuzhiyun static inline pte_t pte_mkspecial(pte_t pte)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_SPECIAL));
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
pte_mkhuge(pte_t pte)686*4882a593Smuzhiyun static inline pte_t pte_mkhuge(pte_t pte)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	return pte;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
pte_mkdevmap(pte_t pte)691*4882a593Smuzhiyun static inline pte_t pte_mkdevmap(pte_t pte)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_SPECIAL | _PAGE_DEVMAP));
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
pte_mkprivileged(pte_t pte)696*4882a593Smuzhiyun static inline pte_t pte_mkprivileged(pte_t pte)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_PRIVILEGED));
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun 
pte_mkuser(pte_t pte)701*4882a593Smuzhiyun static inline pte_t pte_mkuser(pte_t pte)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_PRIVILEGED));
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun  * This is potentially called with a pmd as the argument, in which case it's not
708*4882a593Smuzhiyun  * safe to check _PAGE_DEVMAP unless we also confirm that _PAGE_PTE is set.
709*4882a593Smuzhiyun  * That's because the bit we use for _PAGE_DEVMAP is not reserved for software
710*4882a593Smuzhiyun  * use in page directory entries (ie. non-ptes).
711*4882a593Smuzhiyun  */
pte_devmap(pte_t pte)712*4882a593Smuzhiyun static inline int pte_devmap(pte_t pte)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	u64 mask = cpu_to_be64(_PAGE_DEVMAP | _PAGE_PTE);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return (pte_raw(pte) & mask) == mask;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
pte_modify(pte_t pte,pgprot_t newprot)719*4882a593Smuzhiyun static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	/* FIXME!! check whether this need to be a conditional */
722*4882a593Smuzhiyun 	return __pte_raw((pte_raw(pte) & cpu_to_be64(_PAGE_CHG_MASK)) |
723*4882a593Smuzhiyun 			 cpu_to_be64(pgprot_val(newprot)));
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun /* Encode and de-code a swap entry */
727*4882a593Smuzhiyun #define MAX_SWAPFILES_CHECK() do { \
728*4882a593Smuzhiyun 	BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > SWP_TYPE_BITS); \
729*4882a593Smuzhiyun 	/*							\
730*4882a593Smuzhiyun 	 * Don't have overlapping bits with _PAGE_HPTEFLAGS	\
731*4882a593Smuzhiyun 	 * We filter HPTEFLAGS on set_pte.			\
732*4882a593Smuzhiyun 	 */							\
733*4882a593Smuzhiyun 	BUILD_BUG_ON(_PAGE_HPTEFLAGS & (0x1f << _PAGE_BIT_SWAP_TYPE)); \
734*4882a593Smuzhiyun 	BUILD_BUG_ON(_PAGE_HPTEFLAGS & _PAGE_SWP_SOFT_DIRTY);	\
735*4882a593Smuzhiyun 	} while (0)
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun #define SWP_TYPE_BITS 5
738*4882a593Smuzhiyun #define __swp_type(x)		(((x).val >> _PAGE_BIT_SWAP_TYPE) \
739*4882a593Smuzhiyun 				& ((1UL << SWP_TYPE_BITS) - 1))
740*4882a593Smuzhiyun #define __swp_offset(x)		(((x).val & PTE_RPN_MASK) >> PAGE_SHIFT)
741*4882a593Smuzhiyun #define __swp_entry(type, offset)	((swp_entry_t) { \
742*4882a593Smuzhiyun 				((type) << _PAGE_BIT_SWAP_TYPE) \
743*4882a593Smuzhiyun 				| (((offset) << PAGE_SHIFT) & PTE_RPN_MASK)})
744*4882a593Smuzhiyun /*
745*4882a593Smuzhiyun  * swp_entry_t must be independent of pte bits. We build a swp_entry_t from
746*4882a593Smuzhiyun  * swap type and offset we get from swap and convert that to pte to find a
747*4882a593Smuzhiyun  * matching pte in linux page table.
748*4882a593Smuzhiyun  * Clear bits not found in swap entries here.
749*4882a593Smuzhiyun  */
750*4882a593Smuzhiyun #define __pte_to_swp_entry(pte)	((swp_entry_t) { pte_val((pte)) & ~_PAGE_PTE })
751*4882a593Smuzhiyun #define __swp_entry_to_pte(x)	__pte((x).val | _PAGE_PTE)
752*4882a593Smuzhiyun #define __pmd_to_swp_entry(pmd)	(__pte_to_swp_entry(pmd_pte(pmd)))
753*4882a593Smuzhiyun #define __swp_entry_to_pmd(x)	(pte_pmd(__swp_entry_to_pte(x)))
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun #ifdef CONFIG_MEM_SOFT_DIRTY
756*4882a593Smuzhiyun #define _PAGE_SWP_SOFT_DIRTY   (1UL << (SWP_TYPE_BITS + _PAGE_BIT_SWAP_TYPE))
757*4882a593Smuzhiyun #else
758*4882a593Smuzhiyun #define _PAGE_SWP_SOFT_DIRTY	0UL
759*4882a593Smuzhiyun #endif /* CONFIG_MEM_SOFT_DIRTY */
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun #ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
pte_swp_mksoft_dirty(pte_t pte)762*4882a593Smuzhiyun static inline pte_t pte_swp_mksoft_dirty(pte_t pte)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_SWP_SOFT_DIRTY));
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
pte_swp_soft_dirty(pte_t pte)767*4882a593Smuzhiyun static inline bool pte_swp_soft_dirty(pte_t pte)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	return !!(pte_raw(pte) & cpu_to_be64(_PAGE_SWP_SOFT_DIRTY));
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun 
pte_swp_clear_soft_dirty(pte_t pte)772*4882a593Smuzhiyun static inline pte_t pte_swp_clear_soft_dirty(pte_t pte)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	return __pte_raw(pte_raw(pte) & cpu_to_be64(~_PAGE_SWP_SOFT_DIRTY));
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun #endif /* CONFIG_HAVE_ARCH_SOFT_DIRTY */
777*4882a593Smuzhiyun 
check_pte_access(unsigned long access,unsigned long ptev)778*4882a593Smuzhiyun static inline bool check_pte_access(unsigned long access, unsigned long ptev)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	/*
781*4882a593Smuzhiyun 	 * This check for _PAGE_RWX and _PAGE_PRESENT bits
782*4882a593Smuzhiyun 	 */
783*4882a593Smuzhiyun 	if (access & ~ptev)
784*4882a593Smuzhiyun 		return false;
785*4882a593Smuzhiyun 	/*
786*4882a593Smuzhiyun 	 * This check for access to privilege space
787*4882a593Smuzhiyun 	 */
788*4882a593Smuzhiyun 	if ((access & _PAGE_PRIVILEGED) != (ptev & _PAGE_PRIVILEGED))
789*4882a593Smuzhiyun 		return false;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return true;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun  * Generic functions with hash/radix callbacks
795*4882a593Smuzhiyun  */
796*4882a593Smuzhiyun 
__ptep_set_access_flags(struct vm_area_struct * vma,pte_t * ptep,pte_t entry,unsigned long address,int psize)797*4882a593Smuzhiyun static inline void __ptep_set_access_flags(struct vm_area_struct *vma,
798*4882a593Smuzhiyun 					   pte_t *ptep, pte_t entry,
799*4882a593Smuzhiyun 					   unsigned long address,
800*4882a593Smuzhiyun 					   int psize)
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun 	if (radix_enabled())
803*4882a593Smuzhiyun 		return radix__ptep_set_access_flags(vma, ptep, entry,
804*4882a593Smuzhiyun 						    address, psize);
805*4882a593Smuzhiyun 	return hash__ptep_set_access_flags(ptep, entry);
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun #define __HAVE_ARCH_PTE_SAME
pte_same(pte_t pte_a,pte_t pte_b)809*4882a593Smuzhiyun static inline int pte_same(pte_t pte_a, pte_t pte_b)
810*4882a593Smuzhiyun {
811*4882a593Smuzhiyun 	if (radix_enabled())
812*4882a593Smuzhiyun 		return radix__pte_same(pte_a, pte_b);
813*4882a593Smuzhiyun 	return hash__pte_same(pte_a, pte_b);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
pte_none(pte_t pte)816*4882a593Smuzhiyun static inline int pte_none(pte_t pte)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	if (radix_enabled())
819*4882a593Smuzhiyun 		return radix__pte_none(pte);
820*4882a593Smuzhiyun 	return hash__pte_none(pte);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
__set_pte_at(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,int percpu)823*4882a593Smuzhiyun static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
824*4882a593Smuzhiyun 				pte_t *ptep, pte_t pte, int percpu)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	VM_WARN_ON(!(pte_raw(pte) & cpu_to_be64(_PAGE_PTE)));
828*4882a593Smuzhiyun 	/*
829*4882a593Smuzhiyun 	 * Keep the _PAGE_PTE added till we are sure we handle _PAGE_PTE
830*4882a593Smuzhiyun 	 * in all the callers.
831*4882a593Smuzhiyun 	 */
832*4882a593Smuzhiyun 	pte = __pte_raw(pte_raw(pte) | cpu_to_be64(_PAGE_PTE));
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (radix_enabled())
835*4882a593Smuzhiyun 		return radix__set_pte_at(mm, addr, ptep, pte, percpu);
836*4882a593Smuzhiyun 	return hash__set_pte_at(mm, addr, ptep, pte, percpu);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun #define _PAGE_CACHE_CTL	(_PAGE_SAO | _PAGE_NON_IDEMPOTENT | _PAGE_TOLERANT)
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun #define pgprot_noncached pgprot_noncached
pgprot_noncached(pgprot_t prot)842*4882a593Smuzhiyun static inline pgprot_t pgprot_noncached(pgprot_t prot)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	return __pgprot((pgprot_val(prot) & ~_PAGE_CACHE_CTL) |
845*4882a593Smuzhiyun 			_PAGE_NON_IDEMPOTENT);
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun #define pgprot_noncached_wc pgprot_noncached_wc
pgprot_noncached_wc(pgprot_t prot)849*4882a593Smuzhiyun static inline pgprot_t pgprot_noncached_wc(pgprot_t prot)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	return __pgprot((pgprot_val(prot) & ~_PAGE_CACHE_CTL) |
852*4882a593Smuzhiyun 			_PAGE_TOLERANT);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun #define pgprot_cached pgprot_cached
pgprot_cached(pgprot_t prot)856*4882a593Smuzhiyun static inline pgprot_t pgprot_cached(pgprot_t prot)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	return __pgprot((pgprot_val(prot) & ~_PAGE_CACHE_CTL));
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun #define pgprot_writecombine pgprot_writecombine
pgprot_writecombine(pgprot_t prot)862*4882a593Smuzhiyun static inline pgprot_t pgprot_writecombine(pgprot_t prot)
863*4882a593Smuzhiyun {
864*4882a593Smuzhiyun 	return pgprot_noncached_wc(prot);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun /*
867*4882a593Smuzhiyun  * check a pte mapping have cache inhibited property
868*4882a593Smuzhiyun  */
pte_ci(pte_t pte)869*4882a593Smuzhiyun static inline bool pte_ci(pte_t pte)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	__be64 pte_v = pte_raw(pte);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	if (((pte_v & cpu_to_be64(_PAGE_CACHE_CTL)) == cpu_to_be64(_PAGE_TOLERANT)) ||
874*4882a593Smuzhiyun 	    ((pte_v & cpu_to_be64(_PAGE_CACHE_CTL)) == cpu_to_be64(_PAGE_NON_IDEMPOTENT)))
875*4882a593Smuzhiyun 		return true;
876*4882a593Smuzhiyun 	return false;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
pmd_clear(pmd_t * pmdp)879*4882a593Smuzhiyun static inline void pmd_clear(pmd_t *pmdp)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_VM) && !radix_enabled()) {
882*4882a593Smuzhiyun 		/*
883*4882a593Smuzhiyun 		 * Don't use this if we can possibly have a hash page table
884*4882a593Smuzhiyun 		 * entry mapping this.
885*4882a593Smuzhiyun 		 */
886*4882a593Smuzhiyun 		WARN_ON((pmd_val(*pmdp) & (H_PAGE_HASHPTE | _PAGE_PTE)) == (H_PAGE_HASHPTE | _PAGE_PTE));
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 	*pmdp = __pmd(0);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
pmd_none(pmd_t pmd)891*4882a593Smuzhiyun static inline int pmd_none(pmd_t pmd)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun 	return !pmd_raw(pmd);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
pmd_present(pmd_t pmd)896*4882a593Smuzhiyun static inline int pmd_present(pmd_t pmd)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	/*
899*4882a593Smuzhiyun 	 * A pmd is considerent present if _PAGE_PRESENT is set.
900*4882a593Smuzhiyun 	 * We also need to consider the pmd present which is marked
901*4882a593Smuzhiyun 	 * invalid during a split. Hence we look for _PAGE_INVALID
902*4882a593Smuzhiyun 	 * if we find _PAGE_PRESENT cleared.
903*4882a593Smuzhiyun 	 */
904*4882a593Smuzhiyun 	if (pmd_raw(pmd) & cpu_to_be64(_PAGE_PRESENT | _PAGE_INVALID))
905*4882a593Smuzhiyun 		return true;
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	return false;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun 
pmd_is_serializing(pmd_t pmd)910*4882a593Smuzhiyun static inline int pmd_is_serializing(pmd_t pmd)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	/*
913*4882a593Smuzhiyun 	 * If the pmd is undergoing a split, the _PAGE_PRESENT bit is clear
914*4882a593Smuzhiyun 	 * and _PAGE_INVALID is set (see pmd_present, pmdp_invalidate).
915*4882a593Smuzhiyun 	 *
916*4882a593Smuzhiyun 	 * This condition may also occur when flushing a pmd while flushing
917*4882a593Smuzhiyun 	 * it (see ptep_modify_prot_start), so callers must ensure this
918*4882a593Smuzhiyun 	 * case is fine as well.
919*4882a593Smuzhiyun 	 */
920*4882a593Smuzhiyun 	if ((pmd_raw(pmd) & cpu_to_be64(_PAGE_PRESENT | _PAGE_INVALID)) ==
921*4882a593Smuzhiyun 						cpu_to_be64(_PAGE_INVALID))
922*4882a593Smuzhiyun 		return true;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	return false;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
pmd_bad(pmd_t pmd)927*4882a593Smuzhiyun static inline int pmd_bad(pmd_t pmd)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	if (radix_enabled())
930*4882a593Smuzhiyun 		return radix__pmd_bad(pmd);
931*4882a593Smuzhiyun 	return hash__pmd_bad(pmd);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
pud_clear(pud_t * pudp)934*4882a593Smuzhiyun static inline void pud_clear(pud_t *pudp)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DEBUG_VM) && !radix_enabled()) {
937*4882a593Smuzhiyun 		/*
938*4882a593Smuzhiyun 		 * Don't use this if we can possibly have a hash page table
939*4882a593Smuzhiyun 		 * entry mapping this.
940*4882a593Smuzhiyun 		 */
941*4882a593Smuzhiyun 		WARN_ON((pud_val(*pudp) & (H_PAGE_HASHPTE | _PAGE_PTE)) == (H_PAGE_HASHPTE | _PAGE_PTE));
942*4882a593Smuzhiyun 	}
943*4882a593Smuzhiyun 	*pudp = __pud(0);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
pud_none(pud_t pud)946*4882a593Smuzhiyun static inline int pud_none(pud_t pud)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	return !pud_raw(pud);
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
pud_present(pud_t pud)951*4882a593Smuzhiyun static inline int pud_present(pud_t pud)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	return !!(pud_raw(pud) & cpu_to_be64(_PAGE_PRESENT));
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun extern struct page *pud_page(pud_t pud);
957*4882a593Smuzhiyun extern struct page *pmd_page(pmd_t pmd);
pud_pte(pud_t pud)958*4882a593Smuzhiyun static inline pte_t pud_pte(pud_t pud)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	return __pte_raw(pud_raw(pud));
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun 
pte_pud(pte_t pte)963*4882a593Smuzhiyun static inline pud_t pte_pud(pte_t pte)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	return __pud_raw(pte_raw(pte));
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun #define pud_write(pud)		pte_write(pud_pte(pud))
968*4882a593Smuzhiyun 
pud_bad(pud_t pud)969*4882a593Smuzhiyun static inline int pud_bad(pud_t pud)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	if (radix_enabled())
972*4882a593Smuzhiyun 		return radix__pud_bad(pud);
973*4882a593Smuzhiyun 	return hash__pud_bad(pud);
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun #define pud_access_permitted pud_access_permitted
pud_access_permitted(pud_t pud,bool write)977*4882a593Smuzhiyun static inline bool pud_access_permitted(pud_t pud, bool write)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	return pte_access_permitted(pud_pte(pud), write);
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun #define __p4d_raw(x)	((p4d_t) { __pgd_raw(x) })
p4d_raw(p4d_t x)983*4882a593Smuzhiyun static inline __be64 p4d_raw(p4d_t x)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	return pgd_raw(x.pgd);
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #define p4d_write(p4d)		pte_write(p4d_pte(p4d))
989*4882a593Smuzhiyun 
p4d_clear(p4d_t * p4dp)990*4882a593Smuzhiyun static inline void p4d_clear(p4d_t *p4dp)
991*4882a593Smuzhiyun {
992*4882a593Smuzhiyun 	*p4dp = __p4d(0);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun 
p4d_none(p4d_t p4d)995*4882a593Smuzhiyun static inline int p4d_none(p4d_t p4d)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	return !p4d_raw(p4d);
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun 
p4d_present(p4d_t p4d)1000*4882a593Smuzhiyun static inline int p4d_present(p4d_t p4d)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	return !!(p4d_raw(p4d) & cpu_to_be64(_PAGE_PRESENT));
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
p4d_pte(p4d_t p4d)1005*4882a593Smuzhiyun static inline pte_t p4d_pte(p4d_t p4d)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	return __pte_raw(p4d_raw(p4d));
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun 
pte_p4d(pte_t pte)1010*4882a593Smuzhiyun static inline p4d_t pte_p4d(pte_t pte)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun 	return __p4d_raw(pte_raw(pte));
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
p4d_bad(p4d_t p4d)1015*4882a593Smuzhiyun static inline int p4d_bad(p4d_t p4d)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun 	if (radix_enabled())
1018*4882a593Smuzhiyun 		return radix__p4d_bad(p4d);
1019*4882a593Smuzhiyun 	return hash__p4d_bad(p4d);
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun #define p4d_access_permitted p4d_access_permitted
p4d_access_permitted(p4d_t p4d,bool write)1023*4882a593Smuzhiyun static inline bool p4d_access_permitted(p4d_t p4d, bool write)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	return pte_access_permitted(p4d_pte(p4d), write);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun extern struct page *p4d_page(p4d_t p4d);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun /* Pointers in the page table tree are physical addresses */
1031*4882a593Smuzhiyun #define __pgtable_ptr_val(ptr)	__pa(ptr)
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun #define pud_page_vaddr(pud)	__va(pud_val(pud) & ~PUD_MASKED_BITS)
1034*4882a593Smuzhiyun #define p4d_page_vaddr(p4d)	__va(p4d_val(p4d) & ~P4D_MASKED_BITS)
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun #define pte_ERROR(e) \
1037*4882a593Smuzhiyun 	pr_err("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
1038*4882a593Smuzhiyun #define pmd_ERROR(e) \
1039*4882a593Smuzhiyun 	pr_err("%s:%d: bad pmd %08lx.\n", __FILE__, __LINE__, pmd_val(e))
1040*4882a593Smuzhiyun #define pud_ERROR(e) \
1041*4882a593Smuzhiyun 	pr_err("%s:%d: bad pud %08lx.\n", __FILE__, __LINE__, pud_val(e))
1042*4882a593Smuzhiyun #define pgd_ERROR(e) \
1043*4882a593Smuzhiyun 	pr_err("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
1044*4882a593Smuzhiyun 
map_kernel_page(unsigned long ea,unsigned long pa,pgprot_t prot)1045*4882a593Smuzhiyun static inline int map_kernel_page(unsigned long ea, unsigned long pa, pgprot_t prot)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	if (radix_enabled()) {
1048*4882a593Smuzhiyun #if defined(CONFIG_PPC_RADIX_MMU) && defined(DEBUG_VM)
1049*4882a593Smuzhiyun 		unsigned long page_size = 1 << mmu_psize_defs[mmu_io_psize].shift;
1050*4882a593Smuzhiyun 		WARN((page_size != PAGE_SIZE), "I/O page size != PAGE_SIZE");
1051*4882a593Smuzhiyun #endif
1052*4882a593Smuzhiyun 		return radix__map_kernel_page(ea, pa, prot, PAGE_SIZE);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	return hash__map_kernel_page(ea, pa, prot);
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun void unmap_kernel_page(unsigned long va);
1058*4882a593Smuzhiyun 
vmemmap_create_mapping(unsigned long start,unsigned long page_size,unsigned long phys)1059*4882a593Smuzhiyun static inline int __meminit vmemmap_create_mapping(unsigned long start,
1060*4882a593Smuzhiyun 						   unsigned long page_size,
1061*4882a593Smuzhiyun 						   unsigned long phys)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	if (radix_enabled())
1064*4882a593Smuzhiyun 		return radix__vmemmap_create_mapping(start, page_size, phys);
1065*4882a593Smuzhiyun 	return hash__vmemmap_create_mapping(start, page_size, phys);
1066*4882a593Smuzhiyun }
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun #ifdef CONFIG_MEMORY_HOTPLUG
vmemmap_remove_mapping(unsigned long start,unsigned long page_size)1069*4882a593Smuzhiyun static inline void vmemmap_remove_mapping(unsigned long start,
1070*4882a593Smuzhiyun 					  unsigned long page_size)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	if (radix_enabled())
1073*4882a593Smuzhiyun 		return radix__vmemmap_remove_mapping(start, page_size);
1074*4882a593Smuzhiyun 	return hash__vmemmap_remove_mapping(start, page_size);
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun 
pmd_pte(pmd_t pmd)1078*4882a593Smuzhiyun static inline pte_t pmd_pte(pmd_t pmd)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	return __pte_raw(pmd_raw(pmd));
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun 
pte_pmd(pte_t pte)1083*4882a593Smuzhiyun static inline pmd_t pte_pmd(pte_t pte)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun 	return __pmd_raw(pte_raw(pte));
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
pmdp_ptep(pmd_t * pmd)1088*4882a593Smuzhiyun static inline pte_t *pmdp_ptep(pmd_t *pmd)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	return (pte_t *)pmd;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun #define pmd_pfn(pmd)		pte_pfn(pmd_pte(pmd))
1093*4882a593Smuzhiyun #define pmd_dirty(pmd)		pte_dirty(pmd_pte(pmd))
1094*4882a593Smuzhiyun #define pmd_young(pmd)		pte_young(pmd_pte(pmd))
1095*4882a593Smuzhiyun #define pmd_mkold(pmd)		pte_pmd(pte_mkold(pmd_pte(pmd)))
1096*4882a593Smuzhiyun #define pmd_wrprotect(pmd)	pte_pmd(pte_wrprotect(pmd_pte(pmd)))
1097*4882a593Smuzhiyun #define pmd_mkdirty(pmd)	pte_pmd(pte_mkdirty(pmd_pte(pmd)))
1098*4882a593Smuzhiyun #define pmd_mkclean(pmd)	pte_pmd(pte_mkclean(pmd_pte(pmd)))
1099*4882a593Smuzhiyun #define pmd_mkyoung(pmd)	pte_pmd(pte_mkyoung(pmd_pte(pmd)))
1100*4882a593Smuzhiyun #define pmd_mkwrite(pmd)	pte_pmd(pte_mkwrite(pmd_pte(pmd)))
1101*4882a593Smuzhiyun #define pmd_mk_savedwrite(pmd)	pte_pmd(pte_mk_savedwrite(pmd_pte(pmd)))
1102*4882a593Smuzhiyun #define pmd_clear_savedwrite(pmd)	pte_pmd(pte_clear_savedwrite(pmd_pte(pmd)))
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun #ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
1105*4882a593Smuzhiyun #define pmd_soft_dirty(pmd)    pte_soft_dirty(pmd_pte(pmd))
1106*4882a593Smuzhiyun #define pmd_mksoft_dirty(pmd)  pte_pmd(pte_mksoft_dirty(pmd_pte(pmd)))
1107*4882a593Smuzhiyun #define pmd_clear_soft_dirty(pmd) pte_pmd(pte_clear_soft_dirty(pmd_pte(pmd)))
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun #ifdef CONFIG_ARCH_ENABLE_THP_MIGRATION
1110*4882a593Smuzhiyun #define pmd_swp_mksoft_dirty(pmd)	pte_pmd(pte_swp_mksoft_dirty(pmd_pte(pmd)))
1111*4882a593Smuzhiyun #define pmd_swp_soft_dirty(pmd)		pte_swp_soft_dirty(pmd_pte(pmd))
1112*4882a593Smuzhiyun #define pmd_swp_clear_soft_dirty(pmd)	pte_pmd(pte_swp_clear_soft_dirty(pmd_pte(pmd)))
1113*4882a593Smuzhiyun #endif
1114*4882a593Smuzhiyun #endif /* CONFIG_HAVE_ARCH_SOFT_DIRTY */
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun #ifdef CONFIG_NUMA_BALANCING
pmd_protnone(pmd_t pmd)1117*4882a593Smuzhiyun static inline int pmd_protnone(pmd_t pmd)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun 	return pte_protnone(pmd_pte(pmd));
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun #endif /* CONFIG_NUMA_BALANCING */
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun #define pmd_write(pmd)		pte_write(pmd_pte(pmd))
1124*4882a593Smuzhiyun #define __pmd_write(pmd)	__pte_write(pmd_pte(pmd))
1125*4882a593Smuzhiyun #define pmd_savedwrite(pmd)	pte_savedwrite(pmd_pte(pmd))
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun #define pmd_access_permitted pmd_access_permitted
pmd_access_permitted(pmd_t pmd,bool write)1128*4882a593Smuzhiyun static inline bool pmd_access_permitted(pmd_t pmd, bool write)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	/*
1131*4882a593Smuzhiyun 	 * pmdp_invalidate sets this combination (which is not caught by
1132*4882a593Smuzhiyun 	 * !pte_present() check in pte_access_permitted), to prevent
1133*4882a593Smuzhiyun 	 * lock-free lookups, as part of the serialize_against_pte_lookup()
1134*4882a593Smuzhiyun 	 * synchronisation.
1135*4882a593Smuzhiyun 	 *
1136*4882a593Smuzhiyun 	 * This also catches the case where the PTE's hardware PRESENT bit is
1137*4882a593Smuzhiyun 	 * cleared while TLB is flushed, which is suboptimal but should not
1138*4882a593Smuzhiyun 	 * be frequent.
1139*4882a593Smuzhiyun 	 */
1140*4882a593Smuzhiyun 	if (pmd_is_serializing(pmd))
1141*4882a593Smuzhiyun 		return false;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	return pte_access_permitted(pmd_pte(pmd), write);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
1147*4882a593Smuzhiyun extern pmd_t pfn_pmd(unsigned long pfn, pgprot_t pgprot);
1148*4882a593Smuzhiyun extern pmd_t mk_pmd(struct page *page, pgprot_t pgprot);
1149*4882a593Smuzhiyun extern pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot);
1150*4882a593Smuzhiyun extern void set_pmd_at(struct mm_struct *mm, unsigned long addr,
1151*4882a593Smuzhiyun 		       pmd_t *pmdp, pmd_t pmd);
update_mmu_cache_pmd(struct vm_area_struct * vma,unsigned long addr,pmd_t * pmd)1152*4882a593Smuzhiyun static inline void update_mmu_cache_pmd(struct vm_area_struct *vma,
1153*4882a593Smuzhiyun 					unsigned long addr, pmd_t *pmd)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun extern int hash__has_transparent_hugepage(void);
has_transparent_hugepage(void)1158*4882a593Smuzhiyun static inline int has_transparent_hugepage(void)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	if (radix_enabled())
1161*4882a593Smuzhiyun 		return radix__has_transparent_hugepage();
1162*4882a593Smuzhiyun 	return hash__has_transparent_hugepage();
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun #define has_transparent_hugepage has_transparent_hugepage
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun static inline unsigned long
pmd_hugepage_update(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp,unsigned long clr,unsigned long set)1167*4882a593Smuzhiyun pmd_hugepage_update(struct mm_struct *mm, unsigned long addr, pmd_t *pmdp,
1168*4882a593Smuzhiyun 		    unsigned long clr, unsigned long set)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun 	if (radix_enabled())
1171*4882a593Smuzhiyun 		return radix__pmd_hugepage_update(mm, addr, pmdp, clr, set);
1172*4882a593Smuzhiyun 	return hash__pmd_hugepage_update(mm, addr, pmdp, clr, set);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun /*
1176*4882a593Smuzhiyun  * returns true for pmd migration entries, THP, devmap, hugetlb
1177*4882a593Smuzhiyun  * But compile time dependent on THP config
1178*4882a593Smuzhiyun  */
pmd_large(pmd_t pmd)1179*4882a593Smuzhiyun static inline int pmd_large(pmd_t pmd)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	return !!(pmd_raw(pmd) & cpu_to_be64(_PAGE_PTE));
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun /*
1185*4882a593Smuzhiyun  * For radix we should always find H_PAGE_HASHPTE zero. Hence
1186*4882a593Smuzhiyun  * the below will work for radix too
1187*4882a593Smuzhiyun  */
__pmdp_test_and_clear_young(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp)1188*4882a593Smuzhiyun static inline int __pmdp_test_and_clear_young(struct mm_struct *mm,
1189*4882a593Smuzhiyun 					      unsigned long addr, pmd_t *pmdp)
1190*4882a593Smuzhiyun {
1191*4882a593Smuzhiyun 	unsigned long old;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if ((pmd_raw(*pmdp) & cpu_to_be64(_PAGE_ACCESSED | H_PAGE_HASHPTE)) == 0)
1194*4882a593Smuzhiyun 		return 0;
1195*4882a593Smuzhiyun 	old = pmd_hugepage_update(mm, addr, pmdp, _PAGE_ACCESSED, 0);
1196*4882a593Smuzhiyun 	return ((old & _PAGE_ACCESSED) != 0);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_SET_WRPROTECT
pmdp_set_wrprotect(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp)1200*4882a593Smuzhiyun static inline void pmdp_set_wrprotect(struct mm_struct *mm, unsigned long addr,
1201*4882a593Smuzhiyun 				      pmd_t *pmdp)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	if (__pmd_write((*pmdp)))
1204*4882a593Smuzhiyun 		pmd_hugepage_update(mm, addr, pmdp, _PAGE_WRITE, 0);
1205*4882a593Smuzhiyun 	else if (unlikely(pmd_savedwrite(*pmdp)))
1206*4882a593Smuzhiyun 		pmd_hugepage_update(mm, addr, pmdp, 0, _PAGE_PRIVILEGED);
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun /*
1210*4882a593Smuzhiyun  * Only returns true for a THP. False for pmd migration entry.
1211*4882a593Smuzhiyun  * We also need to return true when we come across a pte that
1212*4882a593Smuzhiyun  * in between a thp split. While splitting THP, we mark the pmd
1213*4882a593Smuzhiyun  * invalid (pmdp_invalidate()) before we set it with pte page
1214*4882a593Smuzhiyun  * address. A pmd_trans_huge() check against a pmd entry during that time
1215*4882a593Smuzhiyun  * should return true.
1216*4882a593Smuzhiyun  * We should not call this on a hugetlb entry. We should check for HugeTLB
1217*4882a593Smuzhiyun  * entry using vma->vm_flags
1218*4882a593Smuzhiyun  * The page table walk rule is explained in Documentation/vm/transhuge.rst
1219*4882a593Smuzhiyun  */
pmd_trans_huge(pmd_t pmd)1220*4882a593Smuzhiyun static inline int pmd_trans_huge(pmd_t pmd)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	if (!pmd_present(pmd))
1223*4882a593Smuzhiyun 		return false;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	if (radix_enabled())
1226*4882a593Smuzhiyun 		return radix__pmd_trans_huge(pmd);
1227*4882a593Smuzhiyun 	return hash__pmd_trans_huge(pmd);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun #define __HAVE_ARCH_PMD_SAME
pmd_same(pmd_t pmd_a,pmd_t pmd_b)1231*4882a593Smuzhiyun static inline int pmd_same(pmd_t pmd_a, pmd_t pmd_b)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	if (radix_enabled())
1234*4882a593Smuzhiyun 		return radix__pmd_same(pmd_a, pmd_b);
1235*4882a593Smuzhiyun 	return hash__pmd_same(pmd_a, pmd_b);
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
pmd_mkhuge(pmd_t pmd)1238*4882a593Smuzhiyun static inline pmd_t pmd_mkhuge(pmd_t pmd)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun 	if (radix_enabled())
1241*4882a593Smuzhiyun 		return radix__pmd_mkhuge(pmd);
1242*4882a593Smuzhiyun 	return hash__pmd_mkhuge(pmd);
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
1246*4882a593Smuzhiyun extern int pmdp_set_access_flags(struct vm_area_struct *vma,
1247*4882a593Smuzhiyun 				 unsigned long address, pmd_t *pmdp,
1248*4882a593Smuzhiyun 				 pmd_t entry, int dirty);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
1251*4882a593Smuzhiyun extern int pmdp_test_and_clear_young(struct vm_area_struct *vma,
1252*4882a593Smuzhiyun 				     unsigned long address, pmd_t *pmdp);
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
pmdp_huge_get_and_clear(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp)1255*4882a593Smuzhiyun static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
1256*4882a593Smuzhiyun 					    unsigned long addr, pmd_t *pmdp)
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun 	if (radix_enabled())
1259*4882a593Smuzhiyun 		return radix__pmdp_huge_get_and_clear(mm, addr, pmdp);
1260*4882a593Smuzhiyun 	return hash__pmdp_huge_get_and_clear(mm, addr, pmdp);
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun 
pmdp_collapse_flush(struct vm_area_struct * vma,unsigned long address,pmd_t * pmdp)1263*4882a593Smuzhiyun static inline pmd_t pmdp_collapse_flush(struct vm_area_struct *vma,
1264*4882a593Smuzhiyun 					unsigned long address, pmd_t *pmdp)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	if (radix_enabled())
1267*4882a593Smuzhiyun 		return radix__pmdp_collapse_flush(vma, address, pmdp);
1268*4882a593Smuzhiyun 	return hash__pmdp_collapse_flush(vma, address, pmdp);
1269*4882a593Smuzhiyun }
1270*4882a593Smuzhiyun #define pmdp_collapse_flush pmdp_collapse_flush
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR_FULL
1273*4882a593Smuzhiyun pmd_t pmdp_huge_get_and_clear_full(struct vm_area_struct *vma,
1274*4882a593Smuzhiyun 				   unsigned long addr,
1275*4882a593Smuzhiyun 				   pmd_t *pmdp, int full);
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun #define __HAVE_ARCH_PGTABLE_DEPOSIT
pgtable_trans_huge_deposit(struct mm_struct * mm,pmd_t * pmdp,pgtable_t pgtable)1278*4882a593Smuzhiyun static inline void pgtable_trans_huge_deposit(struct mm_struct *mm,
1279*4882a593Smuzhiyun 					      pmd_t *pmdp, pgtable_t pgtable)
1280*4882a593Smuzhiyun {
1281*4882a593Smuzhiyun 	if (radix_enabled())
1282*4882a593Smuzhiyun 		return radix__pgtable_trans_huge_deposit(mm, pmdp, pgtable);
1283*4882a593Smuzhiyun 	return hash__pgtable_trans_huge_deposit(mm, pmdp, pgtable);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun #define __HAVE_ARCH_PGTABLE_WITHDRAW
pgtable_trans_huge_withdraw(struct mm_struct * mm,pmd_t * pmdp)1287*4882a593Smuzhiyun static inline pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm,
1288*4882a593Smuzhiyun 						    pmd_t *pmdp)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun 	if (radix_enabled())
1291*4882a593Smuzhiyun 		return radix__pgtable_trans_huge_withdraw(mm, pmdp);
1292*4882a593Smuzhiyun 	return hash__pgtable_trans_huge_withdraw(mm, pmdp);
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun #define __HAVE_ARCH_PMDP_INVALIDATE
1296*4882a593Smuzhiyun extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
1297*4882a593Smuzhiyun 			     pmd_t *pmdp);
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun #define pmd_move_must_withdraw pmd_move_must_withdraw
1300*4882a593Smuzhiyun struct spinlock;
1301*4882a593Smuzhiyun extern int pmd_move_must_withdraw(struct spinlock *new_pmd_ptl,
1302*4882a593Smuzhiyun 				  struct spinlock *old_pmd_ptl,
1303*4882a593Smuzhiyun 				  struct vm_area_struct *vma);
1304*4882a593Smuzhiyun /*
1305*4882a593Smuzhiyun  * Hash translation mode use the deposited table to store hash pte
1306*4882a593Smuzhiyun  * slot information.
1307*4882a593Smuzhiyun  */
1308*4882a593Smuzhiyun #define arch_needs_pgtable_deposit arch_needs_pgtable_deposit
arch_needs_pgtable_deposit(void)1309*4882a593Smuzhiyun static inline bool arch_needs_pgtable_deposit(void)
1310*4882a593Smuzhiyun {
1311*4882a593Smuzhiyun 	if (radix_enabled())
1312*4882a593Smuzhiyun 		return false;
1313*4882a593Smuzhiyun 	return true;
1314*4882a593Smuzhiyun }
1315*4882a593Smuzhiyun extern void serialize_against_pte_lookup(struct mm_struct *mm);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 
pmd_mkdevmap(pmd_t pmd)1318*4882a593Smuzhiyun static inline pmd_t pmd_mkdevmap(pmd_t pmd)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	if (radix_enabled())
1321*4882a593Smuzhiyun 		return radix__pmd_mkdevmap(pmd);
1322*4882a593Smuzhiyun 	return hash__pmd_mkdevmap(pmd);
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
pmd_devmap(pmd_t pmd)1325*4882a593Smuzhiyun static inline int pmd_devmap(pmd_t pmd)
1326*4882a593Smuzhiyun {
1327*4882a593Smuzhiyun 	return pte_devmap(pmd_pte(pmd));
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun 
pud_devmap(pud_t pud)1330*4882a593Smuzhiyun static inline int pud_devmap(pud_t pud)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun 	return 0;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
pgd_devmap(pgd_t pgd)1335*4882a593Smuzhiyun static inline int pgd_devmap(pgd_t pgd)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	return 0;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1340*4882a593Smuzhiyun 
pud_pfn(pud_t pud)1341*4882a593Smuzhiyun static inline int pud_pfn(pud_t pud)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	/*
1344*4882a593Smuzhiyun 	 * Currently all calls to pud_pfn() are gated around a pud_devmap()
1345*4882a593Smuzhiyun 	 * check so this should never be used. If it grows another user we
1346*4882a593Smuzhiyun 	 * want to know about it.
1347*4882a593Smuzhiyun 	 */
1348*4882a593Smuzhiyun 	BUILD_BUG();
1349*4882a593Smuzhiyun 	return 0;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
1352*4882a593Smuzhiyun pte_t ptep_modify_prot_start(struct vm_area_struct *, unsigned long, pte_t *);
1353*4882a593Smuzhiyun void ptep_modify_prot_commit(struct vm_area_struct *, unsigned long,
1354*4882a593Smuzhiyun 			     pte_t *, pte_t, pte_t);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun /*
1357*4882a593Smuzhiyun  * Returns true for a R -> RW upgrade of pte
1358*4882a593Smuzhiyun  */
is_pte_rw_upgrade(unsigned long old_val,unsigned long new_val)1359*4882a593Smuzhiyun static inline bool is_pte_rw_upgrade(unsigned long old_val, unsigned long new_val)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun 	if (!(old_val & _PAGE_READ))
1362*4882a593Smuzhiyun 		return false;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	if ((!(old_val & _PAGE_WRITE)) && (new_val & _PAGE_WRITE))
1365*4882a593Smuzhiyun 		return true;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return false;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun /*
1371*4882a593Smuzhiyun  * Like pmd_huge() and pmd_large(), but works regardless of config options
1372*4882a593Smuzhiyun  */
1373*4882a593Smuzhiyun #define pmd_is_leaf pmd_is_leaf
1374*4882a593Smuzhiyun #define pmd_leaf pmd_is_leaf
pmd_is_leaf(pmd_t pmd)1375*4882a593Smuzhiyun static inline bool pmd_is_leaf(pmd_t pmd)
1376*4882a593Smuzhiyun {
1377*4882a593Smuzhiyun 	return !!(pmd_raw(pmd) & cpu_to_be64(_PAGE_PTE));
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun #define pud_is_leaf pud_is_leaf
1381*4882a593Smuzhiyun #define pud_leaf pud_is_leaf
pud_is_leaf(pud_t pud)1382*4882a593Smuzhiyun static inline bool pud_is_leaf(pud_t pud)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	return !!(pud_raw(pud) & cpu_to_be64(_PAGE_PTE));
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun #define p4d_is_leaf p4d_is_leaf
1388*4882a593Smuzhiyun #define p4d_leaf p4d_is_leaf
p4d_is_leaf(p4d_t p4d)1389*4882a593Smuzhiyun static inline bool p4d_is_leaf(p4d_t p4d)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	return !!(p4d_raw(p4d) & cpu_to_be64(_PAGE_PTE));
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
1395*4882a593Smuzhiyun #endif /* _ASM_POWERPC_BOOK3S_64_PGTABLE_H_ */
1396