xref: /OK3568_Linux_fs/kernel/arch/powerpc/include/asm/book3s/64/hash.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun #ifndef _ASM_POWERPC_BOOK3S_64_HASH_H
3*4882a593Smuzhiyun #define _ASM_POWERPC_BOOK3S_64_HASH_H
4*4882a593Smuzhiyun #ifdef __KERNEL__
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <asm/asm-const.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * Common bits between 4K and 64K pages in a linux-style PTE.
10*4882a593Smuzhiyun  * Additional bits may be defined in pgtable-hash64-*.h
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #define H_PTE_NONE_MASK		_PAGE_HPTEFLAGS
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #ifdef CONFIG_PPC_64K_PAGES
16*4882a593Smuzhiyun #include <asm/book3s/64/hash-64k.h>
17*4882a593Smuzhiyun #else
18*4882a593Smuzhiyun #include <asm/book3s/64/hash-4k.h>
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* Bits to set in a PMD/PUD/PGD entry valid bit*/
22*4882a593Smuzhiyun #define HASH_PMD_VAL_BITS		(0x8000000000000000UL)
23*4882a593Smuzhiyun #define HASH_PUD_VAL_BITS		(0x8000000000000000UL)
24*4882a593Smuzhiyun #define HASH_PGD_VAL_BITS		(0x8000000000000000UL)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /*
27*4882a593Smuzhiyun  * Size of EA range mapped by our pagetables.
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun #define H_PGTABLE_EADDR_SIZE	(H_PTE_INDEX_SIZE + H_PMD_INDEX_SIZE + \
30*4882a593Smuzhiyun 				 H_PUD_INDEX_SIZE + H_PGD_INDEX_SIZE + PAGE_SHIFT)
31*4882a593Smuzhiyun #define H_PGTABLE_RANGE		(ASM_CONST(1) << H_PGTABLE_EADDR_SIZE)
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun  * Top 2 bits are ignored in page table walk.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define EA_MASK			(~(0xcUL << 60))
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  * We store the slot details in the second half of page table.
39*4882a593Smuzhiyun  * Increase the pud level table so that hugetlb ptes can be stored
40*4882a593Smuzhiyun  * at pud level.
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #if defined(CONFIG_HUGETLB_PAGE) &&  defined(CONFIG_PPC_64K_PAGES)
43*4882a593Smuzhiyun #define H_PUD_CACHE_INDEX	(H_PUD_INDEX_SIZE + 1)
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun #define H_PUD_CACHE_INDEX	(H_PUD_INDEX_SIZE)
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun  * +------------------------------+
50*4882a593Smuzhiyun  * |                              |
51*4882a593Smuzhiyun  * |                              |
52*4882a593Smuzhiyun  * |                              |
53*4882a593Smuzhiyun  * +------------------------------+  Kernel virtual map end (0xc00e000000000000)
54*4882a593Smuzhiyun  * |                              |
55*4882a593Smuzhiyun  * |                              |
56*4882a593Smuzhiyun  * |      512TB/16TB of vmemmap   |
57*4882a593Smuzhiyun  * |                              |
58*4882a593Smuzhiyun  * |                              |
59*4882a593Smuzhiyun  * +------------------------------+  Kernel vmemmap  start
60*4882a593Smuzhiyun  * |                              |
61*4882a593Smuzhiyun  * |      512TB/16TB of IO map    |
62*4882a593Smuzhiyun  * |                              |
63*4882a593Smuzhiyun  * +------------------------------+  Kernel IO map start
64*4882a593Smuzhiyun  * |                              |
65*4882a593Smuzhiyun  * |      512TB/16TB of vmap      |
66*4882a593Smuzhiyun  * |                              |
67*4882a593Smuzhiyun  * +------------------------------+  Kernel virt start (0xc008000000000000)
68*4882a593Smuzhiyun  * |                              |
69*4882a593Smuzhiyun  * |                              |
70*4882a593Smuzhiyun  * |                              |
71*4882a593Smuzhiyun  * +------------------------------+  Kernel linear (0xc.....)
72*4882a593Smuzhiyun  */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define H_VMALLOC_START		H_KERN_VIRT_START
75*4882a593Smuzhiyun #define H_VMALLOC_SIZE		H_KERN_MAP_SIZE
76*4882a593Smuzhiyun #define H_VMALLOC_END		(H_VMALLOC_START + H_VMALLOC_SIZE)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define H_KERN_IO_START		H_VMALLOC_END
79*4882a593Smuzhiyun #define H_KERN_IO_SIZE		H_KERN_MAP_SIZE
80*4882a593Smuzhiyun #define H_KERN_IO_END		(H_KERN_IO_START + H_KERN_IO_SIZE)
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define H_VMEMMAP_START		H_KERN_IO_END
83*4882a593Smuzhiyun #define H_VMEMMAP_SIZE		H_KERN_MAP_SIZE
84*4882a593Smuzhiyun #define H_VMEMMAP_END		(H_VMEMMAP_START + H_VMEMMAP_SIZE)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define NON_LINEAR_REGION_ID(ea)	((((unsigned long)ea - H_KERN_VIRT_START) >> REGION_SHIFT) + 2)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * Region IDs
90*4882a593Smuzhiyun  */
91*4882a593Smuzhiyun #define USER_REGION_ID		0
92*4882a593Smuzhiyun #define LINEAR_MAP_REGION_ID	1
93*4882a593Smuzhiyun #define VMALLOC_REGION_ID	NON_LINEAR_REGION_ID(H_VMALLOC_START)
94*4882a593Smuzhiyun #define IO_REGION_ID		NON_LINEAR_REGION_ID(H_KERN_IO_START)
95*4882a593Smuzhiyun #define VMEMMAP_REGION_ID	NON_LINEAR_REGION_ID(H_VMEMMAP_START)
96*4882a593Smuzhiyun #define INVALID_REGION_ID	(VMEMMAP_REGION_ID + 1)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun  * Defines the address of the vmemap area, in its own region on
100*4882a593Smuzhiyun  * hash table CPUs.
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun #ifdef CONFIG_PPC_MM_SLICES
103*4882a593Smuzhiyun #define HAVE_ARCH_UNMAPPED_AREA
104*4882a593Smuzhiyun #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
105*4882a593Smuzhiyun #endif /* CONFIG_PPC_MM_SLICES */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* PTEIDX nibble */
108*4882a593Smuzhiyun #define _PTEIDX_SECONDARY	0x8
109*4882a593Smuzhiyun #define _PTEIDX_GROUP_IX	0x7
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define H_PMD_BAD_BITS		(PTE_TABLE_SIZE-1)
112*4882a593Smuzhiyun #define H_PUD_BAD_BITS		(PMD_TABLE_SIZE-1)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifndef __ASSEMBLY__
get_region_id(unsigned long ea)115*4882a593Smuzhiyun static inline int get_region_id(unsigned long ea)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	int region_id;
118*4882a593Smuzhiyun 	int id = (ea >> 60UL);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (id == 0)
121*4882a593Smuzhiyun 		return USER_REGION_ID;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (id != (PAGE_OFFSET >> 60))
124*4882a593Smuzhiyun 		return INVALID_REGION_ID;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (ea < H_KERN_VIRT_START)
127*4882a593Smuzhiyun 		return LINEAR_MAP_REGION_ID;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	BUILD_BUG_ON(NON_LINEAR_REGION_ID(H_VMALLOC_START) != 2);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	region_id = NON_LINEAR_REGION_ID(ea);
132*4882a593Smuzhiyun 	return region_id;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define	hash__pmd_bad(pmd)		(pmd_val(pmd) & H_PMD_BAD_BITS)
136*4882a593Smuzhiyun #define	hash__pud_bad(pud)		(pud_val(pud) & H_PUD_BAD_BITS)
hash__p4d_bad(p4d_t p4d)137*4882a593Smuzhiyun static inline int hash__p4d_bad(p4d_t p4d)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	return (p4d_val(p4d) == 0);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun #ifdef CONFIG_STRICT_KERNEL_RWX
142*4882a593Smuzhiyun extern void hash__mark_rodata_ro(void);
143*4882a593Smuzhiyun extern void hash__mark_initmem_nx(void);
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
147*4882a593Smuzhiyun 			    pte_t *ptep, unsigned long pte, int huge);
148*4882a593Smuzhiyun extern unsigned long htab_convert_pte_flags(unsigned long pteflags);
149*4882a593Smuzhiyun /* Atomic PTE updates */
hash__pte_update(struct mm_struct * mm,unsigned long addr,pte_t * ptep,unsigned long clr,unsigned long set,int huge)150*4882a593Smuzhiyun static inline unsigned long hash__pte_update(struct mm_struct *mm,
151*4882a593Smuzhiyun 					 unsigned long addr,
152*4882a593Smuzhiyun 					 pte_t *ptep, unsigned long clr,
153*4882a593Smuzhiyun 					 unsigned long set,
154*4882a593Smuzhiyun 					 int huge)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	__be64 old_be, tmp_be;
157*4882a593Smuzhiyun 	unsigned long old;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	__asm__ __volatile__(
160*4882a593Smuzhiyun 	"1:	ldarx	%0,0,%3		# pte_update\n\
161*4882a593Smuzhiyun 	and.	%1,%0,%6\n\
162*4882a593Smuzhiyun 	bne-	1b \n\
163*4882a593Smuzhiyun 	andc	%1,%0,%4 \n\
164*4882a593Smuzhiyun 	or	%1,%1,%7\n\
165*4882a593Smuzhiyun 	stdcx.	%1,0,%3 \n\
166*4882a593Smuzhiyun 	bne-	1b"
167*4882a593Smuzhiyun 	: "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
168*4882a593Smuzhiyun 	: "r" (ptep), "r" (cpu_to_be64(clr)), "m" (*ptep),
169*4882a593Smuzhiyun 	  "r" (cpu_to_be64(H_PAGE_BUSY)), "r" (cpu_to_be64(set))
170*4882a593Smuzhiyun 	: "cc" );
171*4882a593Smuzhiyun 	/* huge pages use the old page table lock */
172*4882a593Smuzhiyun 	if (!huge)
173*4882a593Smuzhiyun 		assert_pte_locked(mm, addr);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	old = be64_to_cpu(old_be);
176*4882a593Smuzhiyun 	if (old & H_PAGE_HASHPTE)
177*4882a593Smuzhiyun 		hpte_need_flush(mm, addr, ptep, old, huge);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return old;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Set the dirty and/or accessed bits atomically in a linux PTE, this
183*4882a593Smuzhiyun  * function doesn't need to flush the hash entry
184*4882a593Smuzhiyun  */
hash__ptep_set_access_flags(pte_t * ptep,pte_t entry)185*4882a593Smuzhiyun static inline void hash__ptep_set_access_flags(pte_t *ptep, pte_t entry)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	__be64 old, tmp, val, mask;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	mask = cpu_to_be64(_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_READ | _PAGE_WRITE |
190*4882a593Smuzhiyun 			   _PAGE_EXEC | _PAGE_SOFT_DIRTY);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	val = pte_raw(entry) & mask;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	__asm__ __volatile__(
195*4882a593Smuzhiyun 	"1:	ldarx	%0,0,%4\n\
196*4882a593Smuzhiyun 		and.	%1,%0,%6\n\
197*4882a593Smuzhiyun 		bne-	1b \n\
198*4882a593Smuzhiyun 		or	%0,%3,%0\n\
199*4882a593Smuzhiyun 		stdcx.	%0,0,%4\n\
200*4882a593Smuzhiyun 		bne-	1b"
201*4882a593Smuzhiyun 	:"=&r" (old), "=&r" (tmp), "=m" (*ptep)
202*4882a593Smuzhiyun 	:"r" (val), "r" (ptep), "m" (*ptep), "r" (cpu_to_be64(H_PAGE_BUSY))
203*4882a593Smuzhiyun 	:"cc");
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
hash__pte_same(pte_t pte_a,pte_t pte_b)206*4882a593Smuzhiyun static inline int hash__pte_same(pte_t pte_a, pte_t pte_b)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	return (((pte_raw(pte_a) ^ pte_raw(pte_b)) & ~cpu_to_be64(_PAGE_HPTEFLAGS)) == 0);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
hash__pte_none(pte_t pte)211*4882a593Smuzhiyun static inline int hash__pte_none(pte_t pte)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	return (pte_val(pte) & ~H_PTE_NONE_MASK) == 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun unsigned long pte_get_hash_gslot(unsigned long vpn, unsigned long shift,
217*4882a593Smuzhiyun 		int ssize, real_pte_t rpte, unsigned int subpg_index);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun /* This low level function performs the actual PTE insertion
220*4882a593Smuzhiyun  * Setting the PTE depends on the MMU type and other factors. It's
221*4882a593Smuzhiyun  * an horrible mess that I'm not going to try to clean up now but
222*4882a593Smuzhiyun  * I'm keeping it in one place rather than spread around
223*4882a593Smuzhiyun  */
hash__set_pte_at(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pte,int percpu)224*4882a593Smuzhiyun static inline void hash__set_pte_at(struct mm_struct *mm, unsigned long addr,
225*4882a593Smuzhiyun 				  pte_t *ptep, pte_t pte, int percpu)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * Anything else just stores the PTE normally. That covers all 64-bit
229*4882a593Smuzhiyun 	 * cases, and 32-bit non-hash with 32-bit PTEs.
230*4882a593Smuzhiyun 	 */
231*4882a593Smuzhiyun 	*ptep = pte;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
235*4882a593Smuzhiyun extern void hpte_do_hugepage_flush(struct mm_struct *mm, unsigned long addr,
236*4882a593Smuzhiyun 				   pmd_t *pmdp, unsigned long old_pmd);
237*4882a593Smuzhiyun #else
hpte_do_hugepage_flush(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp,unsigned long old_pmd)238*4882a593Smuzhiyun static inline void hpte_do_hugepage_flush(struct mm_struct *mm,
239*4882a593Smuzhiyun 					  unsigned long addr, pmd_t *pmdp,
240*4882a593Smuzhiyun 					  unsigned long old_pmd)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	WARN(1, "%s called with THP disabled\n", __func__);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun int hash__map_kernel_page(unsigned long ea, unsigned long pa, pgprot_t prot);
248*4882a593Smuzhiyun extern int __meminit hash__vmemmap_create_mapping(unsigned long start,
249*4882a593Smuzhiyun 					      unsigned long page_size,
250*4882a593Smuzhiyun 					      unsigned long phys);
251*4882a593Smuzhiyun extern void hash__vmemmap_remove_mapping(unsigned long start,
252*4882a593Smuzhiyun 				     unsigned long page_size);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun int hash__create_section_mapping(unsigned long start, unsigned long end,
255*4882a593Smuzhiyun 				 int nid, pgprot_t prot);
256*4882a593Smuzhiyun int hash__remove_section_mapping(unsigned long start, unsigned long end);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #endif /* !__ASSEMBLY__ */
259*4882a593Smuzhiyun #endif /* __KERNEL__ */
260*4882a593Smuzhiyun #endif /* _ASM_POWERPC_BOOK3S_64_HASH_H */
261