1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PowerPC atomic bit operations.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Merged version by David Gibson <david@gibson.dropbear.id.au>.
6*4882a593Smuzhiyun * Based on ppc64 versions by: Dave Engebretsen, Todd Inglett, Don
7*4882a593Smuzhiyun * Reed, Pat McCarthy, Peter Bergner, Anton Blanchard. They
8*4882a593Smuzhiyun * originally took it from the ppc32 code.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Within a word, bits are numbered LSB first. Lot's of places make
11*4882a593Smuzhiyun * this assumption by directly testing bits with (val & (1<<nr)).
12*4882a593Smuzhiyun * This can cause confusion for large (> 1 word) bitmaps on a
13*4882a593Smuzhiyun * big-endian system because, unlike little endian, the number of each
14*4882a593Smuzhiyun * bit depends on the word size.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * The bitop functions are defined to work on unsigned longs, so for a
17*4882a593Smuzhiyun * ppc64 system the bits end up numbered:
18*4882a593Smuzhiyun * |63..............0|127............64|191...........128|255...........192|
19*4882a593Smuzhiyun * and on ppc32:
20*4882a593Smuzhiyun * |31.....0|63....32|95....64|127...96|159..128|191..160|223..192|255..224|
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * There are a few little-endian macros used mostly for filesystem
23*4882a593Smuzhiyun * bitmaps, these work on similar bit arrays layouts, but
24*4882a593Smuzhiyun * byte-oriented:
25*4882a593Smuzhiyun * |7...0|15...8|23...16|31...24|39...32|47...40|55...48|63...56|
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * The main difference is that bit 3-5 (64b) or 3-4 (32b) in the bit
28*4882a593Smuzhiyun * number field needs to be reversed compared to the big-endian bit
29*4882a593Smuzhiyun * fields. This can be achieved by XOR with 0x38 (64b) or 0x18 (32b).
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #ifndef _ASM_POWERPC_BITOPS_H
33*4882a593Smuzhiyun #define _ASM_POWERPC_BITOPS_H
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef __KERNEL__
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef _LINUX_BITOPS_H
38*4882a593Smuzhiyun #error only <linux/bitops.h> can be included directly
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include <linux/compiler.h>
42*4882a593Smuzhiyun #include <asm/asm-compat.h>
43*4882a593Smuzhiyun #include <asm/synch.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* PPC bit number conversion */
46*4882a593Smuzhiyun #define PPC_BITLSHIFT(be) (BITS_PER_LONG - 1 - (be))
47*4882a593Smuzhiyun #define PPC_BIT(bit) (1UL << PPC_BITLSHIFT(bit))
48*4882a593Smuzhiyun #define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Put a PPC bit into a "normal" bit position */
51*4882a593Smuzhiyun #define PPC_BITEXTRACT(bits, ppc_bit, dst_bit) \
52*4882a593Smuzhiyun ((((bits) >> PPC_BITLSHIFT(ppc_bit)) & 1) << (dst_bit))
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun #define PPC_BITLSHIFT32(be) (32 - 1 - (be))
55*4882a593Smuzhiyun #define PPC_BIT32(bit) (1UL << PPC_BITLSHIFT32(bit))
56*4882a593Smuzhiyun #define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be))|PPC_BIT32(bs))
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define PPC_BITLSHIFT8(be) (8 - 1 - (be))
59*4882a593Smuzhiyun #define PPC_BIT8(bit) (1UL << PPC_BITLSHIFT8(bit))
60*4882a593Smuzhiyun #define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be))|PPC_BIT8(bs))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #include <asm/barrier.h>
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Macro for generating the ***_bits() functions */
65*4882a593Smuzhiyun #define DEFINE_BITOP(fn, op, prefix) \
66*4882a593Smuzhiyun static inline void fn(unsigned long mask, \
67*4882a593Smuzhiyun volatile unsigned long *_p) \
68*4882a593Smuzhiyun { \
69*4882a593Smuzhiyun unsigned long old; \
70*4882a593Smuzhiyun unsigned long *p = (unsigned long *)_p; \
71*4882a593Smuzhiyun __asm__ __volatile__ ( \
72*4882a593Smuzhiyun prefix \
73*4882a593Smuzhiyun "1:" PPC_LLARX(%0,0,%3,0) "\n" \
74*4882a593Smuzhiyun stringify_in_c(op) "%0,%0,%2\n" \
75*4882a593Smuzhiyun PPC_STLCX "%0,0,%3\n" \
76*4882a593Smuzhiyun "bne- 1b\n" \
77*4882a593Smuzhiyun : "=&r" (old), "+m" (*p) \
78*4882a593Smuzhiyun : "r" (mask), "r" (p) \
79*4882a593Smuzhiyun : "cc", "memory"); \
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun DEFINE_BITOP(set_bits, or, "")
83*4882a593Smuzhiyun DEFINE_BITOP(clear_bits, andc, "")
DEFINE_BITOP(clear_bits_unlock,andc,PPC_RELEASE_BARRIER)84*4882a593Smuzhiyun DEFINE_BITOP(clear_bits_unlock, andc, PPC_RELEASE_BARRIER)
85*4882a593Smuzhiyun DEFINE_BITOP(change_bits, xor, "")
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun static inline void arch_set_bit(int nr, volatile unsigned long *addr)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun set_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
arch_clear_bit(int nr,volatile unsigned long * addr)92*4882a593Smuzhiyun static inline void arch_clear_bit(int nr, volatile unsigned long *addr)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun clear_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
arch_clear_bit_unlock(int nr,volatile unsigned long * addr)97*4882a593Smuzhiyun static inline void arch_clear_bit_unlock(int nr, volatile unsigned long *addr)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun clear_bits_unlock(BIT_MASK(nr), addr + BIT_WORD(nr));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
arch_change_bit(int nr,volatile unsigned long * addr)102*4882a593Smuzhiyun static inline void arch_change_bit(int nr, volatile unsigned long *addr)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun change_bits(BIT_MASK(nr), addr + BIT_WORD(nr));
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Like DEFINE_BITOP(), with changes to the arguments to 'op' and the output
108*4882a593Smuzhiyun * operands. */
109*4882a593Smuzhiyun #define DEFINE_TESTOP(fn, op, prefix, postfix, eh) \
110*4882a593Smuzhiyun static inline unsigned long fn( \
111*4882a593Smuzhiyun unsigned long mask, \
112*4882a593Smuzhiyun volatile unsigned long *_p) \
113*4882a593Smuzhiyun { \
114*4882a593Smuzhiyun unsigned long old, t; \
115*4882a593Smuzhiyun unsigned long *p = (unsigned long *)_p; \
116*4882a593Smuzhiyun __asm__ __volatile__ ( \
117*4882a593Smuzhiyun prefix \
118*4882a593Smuzhiyun "1:" PPC_LLARX(%0,0,%3,eh) "\n" \
119*4882a593Smuzhiyun stringify_in_c(op) "%1,%0,%2\n" \
120*4882a593Smuzhiyun PPC_STLCX "%1,0,%3\n" \
121*4882a593Smuzhiyun "bne- 1b\n" \
122*4882a593Smuzhiyun postfix \
123*4882a593Smuzhiyun : "=&r" (old), "=&r" (t) \
124*4882a593Smuzhiyun : "r" (mask), "r" (p) \
125*4882a593Smuzhiyun : "cc", "memory"); \
126*4882a593Smuzhiyun return (old & mask); \
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun DEFINE_TESTOP(test_and_set_bits, or, PPC_ATOMIC_ENTRY_BARRIER,
130*4882a593Smuzhiyun PPC_ATOMIC_EXIT_BARRIER, 0)
131*4882a593Smuzhiyun DEFINE_TESTOP(test_and_set_bits_lock, or, "",
132*4882a593Smuzhiyun PPC_ACQUIRE_BARRIER, 1)
133*4882a593Smuzhiyun DEFINE_TESTOP(test_and_clear_bits, andc, PPC_ATOMIC_ENTRY_BARRIER,
134*4882a593Smuzhiyun PPC_ATOMIC_EXIT_BARRIER, 0)
135*4882a593Smuzhiyun DEFINE_TESTOP(test_and_change_bits, xor, PPC_ATOMIC_ENTRY_BARRIER,
136*4882a593Smuzhiyun PPC_ATOMIC_EXIT_BARRIER, 0)
137*4882a593Smuzhiyun
arch_test_and_set_bit(unsigned long nr,volatile unsigned long * addr)138*4882a593Smuzhiyun static inline int arch_test_and_set_bit(unsigned long nr,
139*4882a593Smuzhiyun volatile unsigned long *addr)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun return test_and_set_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
arch_test_and_set_bit_lock(unsigned long nr,volatile unsigned long * addr)144*4882a593Smuzhiyun static inline int arch_test_and_set_bit_lock(unsigned long nr,
145*4882a593Smuzhiyun volatile unsigned long *addr)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun return test_and_set_bits_lock(BIT_MASK(nr),
148*4882a593Smuzhiyun addr + BIT_WORD(nr)) != 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
arch_test_and_clear_bit(unsigned long nr,volatile unsigned long * addr)151*4882a593Smuzhiyun static inline int arch_test_and_clear_bit(unsigned long nr,
152*4882a593Smuzhiyun volatile unsigned long *addr)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return test_and_clear_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
arch_test_and_change_bit(unsigned long nr,volatile unsigned long * addr)157*4882a593Smuzhiyun static inline int arch_test_and_change_bit(unsigned long nr,
158*4882a593Smuzhiyun volatile unsigned long *addr)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun return test_and_change_bits(BIT_MASK(nr), addr + BIT_WORD(nr)) != 0;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #ifdef CONFIG_PPC64
164*4882a593Smuzhiyun static inline unsigned long
clear_bit_unlock_return_word(int nr,volatile unsigned long * addr)165*4882a593Smuzhiyun clear_bit_unlock_return_word(int nr, volatile unsigned long *addr)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun unsigned long old, t;
168*4882a593Smuzhiyun unsigned long *p = (unsigned long *)addr + BIT_WORD(nr);
169*4882a593Smuzhiyun unsigned long mask = BIT_MASK(nr);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun __asm__ __volatile__ (
172*4882a593Smuzhiyun PPC_RELEASE_BARRIER
173*4882a593Smuzhiyun "1:" PPC_LLARX(%0,0,%3,0) "\n"
174*4882a593Smuzhiyun "andc %1,%0,%2\n"
175*4882a593Smuzhiyun PPC_STLCX "%1,0,%3\n"
176*4882a593Smuzhiyun "bne- 1b\n"
177*4882a593Smuzhiyun : "=&r" (old), "=&r" (t)
178*4882a593Smuzhiyun : "r" (mask), "r" (p)
179*4882a593Smuzhiyun : "cc", "memory");
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return old;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun * This is a special function for mm/filemap.c
186*4882a593Smuzhiyun * Bit 7 corresponds to PG_waiters.
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun #define arch_clear_bit_unlock_is_negative_byte(nr, addr) \
189*4882a593Smuzhiyun (clear_bit_unlock_return_word(nr, addr) & BIT_MASK(7))
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #include <asm-generic/bitops/non-atomic.h>
194*4882a593Smuzhiyun
arch___clear_bit_unlock(int nr,volatile unsigned long * addr)195*4882a593Smuzhiyun static inline void arch___clear_bit_unlock(int nr, volatile unsigned long *addr)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun __asm__ __volatile__(PPC_RELEASE_BARRIER "" ::: "memory");
198*4882a593Smuzhiyun __clear_bit(nr, addr);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun * Return the zero-based bit position (LE, not IBM bit numbering) of
203*4882a593Smuzhiyun * the most significant 1-bit in a double word.
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun #define __ilog2(x) ilog2(x)
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun #include <asm-generic/bitops/ffz.h>
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #include <asm-generic/bitops/builtin-__ffs.h>
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun #include <asm-generic/bitops/builtin-ffs.h>
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * fls: find last (most-significant) bit set.
215*4882a593Smuzhiyun * Note fls(0) = 0, fls(1) = 1, fls(0x80000000) = 32.
216*4882a593Smuzhiyun */
fls(unsigned int x)217*4882a593Smuzhiyun static inline int fls(unsigned int x)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun int lz;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (__builtin_constant_p(x))
222*4882a593Smuzhiyun return x ? 32 - __builtin_clz(x) : 0;
223*4882a593Smuzhiyun asm("cntlzw %0,%1" : "=r" (lz) : "r" (x));
224*4882a593Smuzhiyun return 32 - lz;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #include <asm-generic/bitops/builtin-__fls.h>
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun * 64-bit can do this using one cntlzd (count leading zeroes doubleword)
231*4882a593Smuzhiyun * instruction; for 32-bit we use the generic version, which does two
232*4882a593Smuzhiyun * 32-bit fls calls.
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun #ifdef CONFIG_PPC64
fls64(__u64 x)235*4882a593Smuzhiyun static inline int fls64(__u64 x)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun int lz;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (__builtin_constant_p(x))
240*4882a593Smuzhiyun return x ? 64 - __builtin_clzll(x) : 0;
241*4882a593Smuzhiyun asm("cntlzd %0,%1" : "=r" (lz) : "r" (x));
242*4882a593Smuzhiyun return 64 - lz;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun #else
245*4882a593Smuzhiyun #include <asm-generic/bitops/fls64.h>
246*4882a593Smuzhiyun #endif
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #ifdef CONFIG_PPC64
249*4882a593Smuzhiyun unsigned int __arch_hweight8(unsigned int w);
250*4882a593Smuzhiyun unsigned int __arch_hweight16(unsigned int w);
251*4882a593Smuzhiyun unsigned int __arch_hweight32(unsigned int w);
252*4882a593Smuzhiyun unsigned long __arch_hweight64(__u64 w);
253*4882a593Smuzhiyun #include <asm-generic/bitops/const_hweight.h>
254*4882a593Smuzhiyun #else
255*4882a593Smuzhiyun #include <asm-generic/bitops/hweight.h>
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #include <asm-generic/bitops/find.h>
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* wrappers that deal with KASAN instrumentation */
261*4882a593Smuzhiyun #include <asm-generic/bitops/instrumented-atomic.h>
262*4882a593Smuzhiyun #include <asm-generic/bitops/instrumented-lock.h>
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Little-endian versions */
265*4882a593Smuzhiyun #include <asm-generic/bitops/le.h>
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* Bitmap functions for the ext2 filesystem */
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #include <asm-generic/bitops/ext2-atomic-setbit.h>
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #include <asm-generic/bitops/sched.h>
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #endif /* __KERNEL__ */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #endif /* _ASM_POWERPC_BITOPS_H */
276