1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * MPC8xx Internal Memory Map 3*4882a593Smuzhiyun * Copyright (c) 1997 Dan Malek (dmalek@jlc.net) 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * The I/O on the MPC860 is comprised of blocks of special registers 6*4882a593Smuzhiyun * and the dual port ram for the Communication Processor Module. 7*4882a593Smuzhiyun * Within this space are functional units such as the SIU, memory 8*4882a593Smuzhiyun * controller, system timers, and other control functions. It is 9*4882a593Smuzhiyun * a combination that I found difficult to separate into logical 10*4882a593Smuzhiyun * functional files.....but anyone else is welcome to try. -- Dan 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun #ifdef __KERNEL__ 13*4882a593Smuzhiyun #ifndef __IMMAP_8XX__ 14*4882a593Smuzhiyun #define __IMMAP_8XX__ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* System configuration registers. 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun typedef struct sys_conf { 19*4882a593Smuzhiyun uint sc_siumcr; 20*4882a593Smuzhiyun uint sc_sypcr; 21*4882a593Smuzhiyun uint sc_swt; 22*4882a593Smuzhiyun char res1[2]; 23*4882a593Smuzhiyun ushort sc_swsr; 24*4882a593Smuzhiyun uint sc_sipend; 25*4882a593Smuzhiyun uint sc_simask; 26*4882a593Smuzhiyun uint sc_siel; 27*4882a593Smuzhiyun uint sc_sivec; 28*4882a593Smuzhiyun uint sc_tesr; 29*4882a593Smuzhiyun char res2[0xc]; 30*4882a593Smuzhiyun uint sc_sdcr; 31*4882a593Smuzhiyun char res3[0x4c]; 32*4882a593Smuzhiyun } sysconf8xx_t; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* PCMCIA configuration registers. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun typedef struct pcmcia_conf { 37*4882a593Smuzhiyun uint pcmc_pbr0; 38*4882a593Smuzhiyun uint pcmc_por0; 39*4882a593Smuzhiyun uint pcmc_pbr1; 40*4882a593Smuzhiyun uint pcmc_por1; 41*4882a593Smuzhiyun uint pcmc_pbr2; 42*4882a593Smuzhiyun uint pcmc_por2; 43*4882a593Smuzhiyun uint pcmc_pbr3; 44*4882a593Smuzhiyun uint pcmc_por3; 45*4882a593Smuzhiyun uint pcmc_pbr4; 46*4882a593Smuzhiyun uint pcmc_por4; 47*4882a593Smuzhiyun uint pcmc_pbr5; 48*4882a593Smuzhiyun uint pcmc_por5; 49*4882a593Smuzhiyun uint pcmc_pbr6; 50*4882a593Smuzhiyun uint pcmc_por6; 51*4882a593Smuzhiyun uint pcmc_pbr7; 52*4882a593Smuzhiyun uint pcmc_por7; 53*4882a593Smuzhiyun char res1[0x20]; 54*4882a593Smuzhiyun uint pcmc_pgcra; 55*4882a593Smuzhiyun uint pcmc_pgcrb; 56*4882a593Smuzhiyun uint pcmc_pscr; 57*4882a593Smuzhiyun char res2[4]; 58*4882a593Smuzhiyun uint pcmc_pipr; 59*4882a593Smuzhiyun char res3[4]; 60*4882a593Smuzhiyun uint pcmc_per; 61*4882a593Smuzhiyun char res4[4]; 62*4882a593Smuzhiyun } pcmconf8xx_t; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun /* Memory controller registers. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun typedef struct mem_ctlr { 67*4882a593Smuzhiyun uint memc_br0; 68*4882a593Smuzhiyun uint memc_or0; 69*4882a593Smuzhiyun uint memc_br1; 70*4882a593Smuzhiyun uint memc_or1; 71*4882a593Smuzhiyun uint memc_br2; 72*4882a593Smuzhiyun uint memc_or2; 73*4882a593Smuzhiyun uint memc_br3; 74*4882a593Smuzhiyun uint memc_or3; 75*4882a593Smuzhiyun uint memc_br4; 76*4882a593Smuzhiyun uint memc_or4; 77*4882a593Smuzhiyun uint memc_br5; 78*4882a593Smuzhiyun uint memc_or5; 79*4882a593Smuzhiyun uint memc_br6; 80*4882a593Smuzhiyun uint memc_or6; 81*4882a593Smuzhiyun uint memc_br7; 82*4882a593Smuzhiyun uint memc_or7; 83*4882a593Smuzhiyun char res1[0x24]; 84*4882a593Smuzhiyun uint memc_mar; 85*4882a593Smuzhiyun uint memc_mcr; 86*4882a593Smuzhiyun char res2[4]; 87*4882a593Smuzhiyun uint memc_mamr; 88*4882a593Smuzhiyun uint memc_mbmr; 89*4882a593Smuzhiyun ushort memc_mstat; 90*4882a593Smuzhiyun ushort memc_mptpr; 91*4882a593Smuzhiyun uint memc_mdr; 92*4882a593Smuzhiyun char res3[0x80]; 93*4882a593Smuzhiyun } memctl8xx_t; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /*----------------------------------------------------------------------- 96*4882a593Smuzhiyun * BR - Memory Controller: Base Register 16-9 97*4882a593Smuzhiyun */ 98*4882a593Smuzhiyun #define BR_BA_MSK 0xffff8000 /* Base Address Mask */ 99*4882a593Smuzhiyun #define BR_AT_MSK 0x00007000 /* Address Type Mask */ 100*4882a593Smuzhiyun #define BR_PS_MSK 0x00000c00 /* Port Size Mask */ 101*4882a593Smuzhiyun #define BR_PS_32 0x00000000 /* 32 bit port size */ 102*4882a593Smuzhiyun #define BR_PS_16 0x00000800 /* 16 bit port size */ 103*4882a593Smuzhiyun #define BR_PS_8 0x00000400 /* 8 bit port size */ 104*4882a593Smuzhiyun #define BR_PARE 0x00000200 /* Parity Enable */ 105*4882a593Smuzhiyun #define BR_WP 0x00000100 /* Write Protect */ 106*4882a593Smuzhiyun #define BR_MS_MSK 0x000000c0 /* Machine Select Mask */ 107*4882a593Smuzhiyun #define BR_MS_GPCM 0x00000000 /* G.P.C.M. Machine Select */ 108*4882a593Smuzhiyun #define BR_MS_UPMA 0x00000080 /* U.P.M.A Machine Select */ 109*4882a593Smuzhiyun #define BR_MS_UPMB 0x000000c0 /* U.P.M.B Machine Select */ 110*4882a593Smuzhiyun #define BR_V 0x00000001 /* Bank Valid */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun /*----------------------------------------------------------------------- 113*4882a593Smuzhiyun * OR - Memory Controller: Option Register 16-11 114*4882a593Smuzhiyun */ 115*4882a593Smuzhiyun #define OR_AM_MSK 0xffff8000 /* Address Mask Mask */ 116*4882a593Smuzhiyun #define OR_ATM_MSK 0x00007000 /* Address Type Mask Mask */ 117*4882a593Smuzhiyun #define OR_CSNT_SAM 0x00000800 /* Chip Select Negation Time/ Start */ 118*4882a593Smuzhiyun /* Address Multiplex */ 119*4882a593Smuzhiyun #define OR_ACS_MSK 0x00000600 /* Address to Chip Select Setup mask */ 120*4882a593Smuzhiyun #define OR_ACS_DIV1 0x00000000 /* CS is output at the same time */ 121*4882a593Smuzhiyun #define OR_ACS_DIV4 0x00000400 /* CS is output 1/4 a clock later */ 122*4882a593Smuzhiyun #define OR_ACS_DIV2 0x00000600 /* CS is output 1/2 a clock later */ 123*4882a593Smuzhiyun #define OR_G5LA 0x00000400 /* Output #GPL5 on #GPL_A5 */ 124*4882a593Smuzhiyun #define OR_G5LS 0x00000200 /* Drive #GPL high on falling edge of...*/ 125*4882a593Smuzhiyun #define OR_BI 0x00000100 /* Burst inhibit */ 126*4882a593Smuzhiyun #define OR_SCY_MSK 0x000000f0 /* Cycle Length in Clocks */ 127*4882a593Smuzhiyun #define OR_SCY_0_CLK 0x00000000 /* 0 clock cycles wait states */ 128*4882a593Smuzhiyun #define OR_SCY_1_CLK 0x00000010 /* 1 clock cycles wait states */ 129*4882a593Smuzhiyun #define OR_SCY_2_CLK 0x00000020 /* 2 clock cycles wait states */ 130*4882a593Smuzhiyun #define OR_SCY_3_CLK 0x00000030 /* 3 clock cycles wait states */ 131*4882a593Smuzhiyun #define OR_SCY_4_CLK 0x00000040 /* 4 clock cycles wait states */ 132*4882a593Smuzhiyun #define OR_SCY_5_CLK 0x00000050 /* 5 clock cycles wait states */ 133*4882a593Smuzhiyun #define OR_SCY_6_CLK 0x00000060 /* 6 clock cycles wait states */ 134*4882a593Smuzhiyun #define OR_SCY_7_CLK 0x00000070 /* 7 clock cycles wait states */ 135*4882a593Smuzhiyun #define OR_SCY_8_CLK 0x00000080 /* 8 clock cycles wait states */ 136*4882a593Smuzhiyun #define OR_SCY_9_CLK 0x00000090 /* 9 clock cycles wait states */ 137*4882a593Smuzhiyun #define OR_SCY_10_CLK 0x000000a0 /* 10 clock cycles wait states */ 138*4882a593Smuzhiyun #define OR_SCY_11_CLK 0x000000b0 /* 11 clock cycles wait states */ 139*4882a593Smuzhiyun #define OR_SCY_12_CLK 0x000000c0 /* 12 clock cycles wait states */ 140*4882a593Smuzhiyun #define OR_SCY_13_CLK 0x000000d0 /* 13 clock cycles wait states */ 141*4882a593Smuzhiyun #define OR_SCY_14_CLK 0x000000e0 /* 14 clock cycles wait states */ 142*4882a593Smuzhiyun #define OR_SCY_15_CLK 0x000000f0 /* 15 clock cycles wait states */ 143*4882a593Smuzhiyun #define OR_SETA 0x00000008 /* External Transfer Acknowledge */ 144*4882a593Smuzhiyun #define OR_TRLX 0x00000004 /* Timing Relaxed */ 145*4882a593Smuzhiyun #define OR_EHTR 0x00000002 /* Extended Hold Time on Read */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* System Integration Timers. 148*4882a593Smuzhiyun */ 149*4882a593Smuzhiyun typedef struct sys_int_timers { 150*4882a593Smuzhiyun ushort sit_tbscr; 151*4882a593Smuzhiyun char res0[0x02]; 152*4882a593Smuzhiyun uint sit_tbreff0; 153*4882a593Smuzhiyun uint sit_tbreff1; 154*4882a593Smuzhiyun char res1[0x14]; 155*4882a593Smuzhiyun ushort sit_rtcsc; 156*4882a593Smuzhiyun char res2[0x02]; 157*4882a593Smuzhiyun uint sit_rtc; 158*4882a593Smuzhiyun uint sit_rtsec; 159*4882a593Smuzhiyun uint sit_rtcal; 160*4882a593Smuzhiyun char res3[0x10]; 161*4882a593Smuzhiyun ushort sit_piscr; 162*4882a593Smuzhiyun char res4[2]; 163*4882a593Smuzhiyun uint sit_pitc; 164*4882a593Smuzhiyun uint sit_pitr; 165*4882a593Smuzhiyun char res5[0x34]; 166*4882a593Smuzhiyun } sit8xx_t; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define TBSCR_TBIRQ_MASK ((ushort)0xff00) 169*4882a593Smuzhiyun #define TBSCR_REFA ((ushort)0x0080) 170*4882a593Smuzhiyun #define TBSCR_REFB ((ushort)0x0040) 171*4882a593Smuzhiyun #define TBSCR_REFAE ((ushort)0x0008) 172*4882a593Smuzhiyun #define TBSCR_REFBE ((ushort)0x0004) 173*4882a593Smuzhiyun #define TBSCR_TBF ((ushort)0x0002) 174*4882a593Smuzhiyun #define TBSCR_TBE ((ushort)0x0001) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define RTCSC_RTCIRQ_MASK ((ushort)0xff00) 177*4882a593Smuzhiyun #define RTCSC_SEC ((ushort)0x0080) 178*4882a593Smuzhiyun #define RTCSC_ALR ((ushort)0x0040) 179*4882a593Smuzhiyun #define RTCSC_38K ((ushort)0x0010) 180*4882a593Smuzhiyun #define RTCSC_SIE ((ushort)0x0008) 181*4882a593Smuzhiyun #define RTCSC_ALE ((ushort)0x0004) 182*4882a593Smuzhiyun #define RTCSC_RTF ((ushort)0x0002) 183*4882a593Smuzhiyun #define RTCSC_RTE ((ushort)0x0001) 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun #define PISCR_PIRQ_MASK ((ushort)0xff00) 186*4882a593Smuzhiyun #define PISCR_PS ((ushort)0x0080) 187*4882a593Smuzhiyun #define PISCR_PIE ((ushort)0x0004) 188*4882a593Smuzhiyun #define PISCR_PTF ((ushort)0x0002) 189*4882a593Smuzhiyun #define PISCR_PTE ((ushort)0x0001) 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* Clocks and Reset. 192*4882a593Smuzhiyun */ 193*4882a593Smuzhiyun typedef struct clk_and_reset { 194*4882a593Smuzhiyun uint car_sccr; 195*4882a593Smuzhiyun uint car_plprcr; 196*4882a593Smuzhiyun uint car_rsr; 197*4882a593Smuzhiyun char res[0x74]; /* Reserved area */ 198*4882a593Smuzhiyun } car8xx_t; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun /* System Integration Timers keys. 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun typedef struct sitk { 203*4882a593Smuzhiyun uint sitk_tbscrk; 204*4882a593Smuzhiyun uint sitk_tbreff0k; 205*4882a593Smuzhiyun uint sitk_tbreff1k; 206*4882a593Smuzhiyun uint sitk_tbk; 207*4882a593Smuzhiyun char res1[0x10]; 208*4882a593Smuzhiyun uint sitk_rtcsck; 209*4882a593Smuzhiyun uint sitk_rtck; 210*4882a593Smuzhiyun uint sitk_rtseck; 211*4882a593Smuzhiyun uint sitk_rtcalk; 212*4882a593Smuzhiyun char res2[0x10]; 213*4882a593Smuzhiyun uint sitk_piscrk; 214*4882a593Smuzhiyun uint sitk_pitck; 215*4882a593Smuzhiyun char res3[0x38]; 216*4882a593Smuzhiyun } sitk8xx_t; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* Clocks and reset keys. 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun typedef struct cark { 221*4882a593Smuzhiyun uint cark_sccrk; 222*4882a593Smuzhiyun uint cark_plprcrk; 223*4882a593Smuzhiyun uint cark_rsrk; 224*4882a593Smuzhiyun char res[0x474]; 225*4882a593Smuzhiyun } cark8xx_t; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* The key to unlock registers maintained by keep-alive power. 228*4882a593Smuzhiyun */ 229*4882a593Smuzhiyun #define KAPWR_KEY ((unsigned int)0x55ccaa33) 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun /* Video interface. MPC823 Only. 232*4882a593Smuzhiyun */ 233*4882a593Smuzhiyun typedef struct vid823 { 234*4882a593Smuzhiyun ushort vid_vccr; 235*4882a593Smuzhiyun ushort res1; 236*4882a593Smuzhiyun u_char vid_vsr; 237*4882a593Smuzhiyun u_char res2; 238*4882a593Smuzhiyun u_char vid_vcmr; 239*4882a593Smuzhiyun u_char res3; 240*4882a593Smuzhiyun uint vid_vbcb; 241*4882a593Smuzhiyun uint res4; 242*4882a593Smuzhiyun uint vid_vfcr0; 243*4882a593Smuzhiyun uint vid_vfaa0; 244*4882a593Smuzhiyun uint vid_vfba0; 245*4882a593Smuzhiyun uint vid_vfcr1; 246*4882a593Smuzhiyun uint vid_vfaa1; 247*4882a593Smuzhiyun uint vid_vfba1; 248*4882a593Smuzhiyun u_char res5[0x18]; 249*4882a593Smuzhiyun } vid823_t; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun /* LCD interface. 823 Only. 252*4882a593Smuzhiyun */ 253*4882a593Smuzhiyun typedef struct lcd { 254*4882a593Smuzhiyun uint lcd_lccr; 255*4882a593Smuzhiyun uint lcd_lchcr; 256*4882a593Smuzhiyun uint lcd_lcvcr; 257*4882a593Smuzhiyun char res1[4]; 258*4882a593Smuzhiyun uint lcd_lcfaa; 259*4882a593Smuzhiyun uint lcd_lcfba; 260*4882a593Smuzhiyun char lcd_lcsr; 261*4882a593Smuzhiyun char res2[0x7]; 262*4882a593Smuzhiyun } lcd823_t; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* I2C 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun typedef struct i2c { 267*4882a593Smuzhiyun u_char i2c_i2mod; 268*4882a593Smuzhiyun char res1[3]; 269*4882a593Smuzhiyun u_char i2c_i2add; 270*4882a593Smuzhiyun char res2[3]; 271*4882a593Smuzhiyun u_char i2c_i2brg; 272*4882a593Smuzhiyun char res3[3]; 273*4882a593Smuzhiyun u_char i2c_i2com; 274*4882a593Smuzhiyun char res4[3]; 275*4882a593Smuzhiyun u_char i2c_i2cer; 276*4882a593Smuzhiyun char res5[3]; 277*4882a593Smuzhiyun u_char i2c_i2cmr; 278*4882a593Smuzhiyun char res6[0x8b]; 279*4882a593Smuzhiyun } i2c8xx_t; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* DMA control/status registers. 282*4882a593Smuzhiyun */ 283*4882a593Smuzhiyun typedef struct sdma_csr { 284*4882a593Smuzhiyun char res1[4]; 285*4882a593Smuzhiyun uint sdma_sdar; 286*4882a593Smuzhiyun u_char sdma_sdsr; 287*4882a593Smuzhiyun char res3[3]; 288*4882a593Smuzhiyun u_char sdma_sdmr; 289*4882a593Smuzhiyun char res4[3]; 290*4882a593Smuzhiyun u_char sdma_idsr1; 291*4882a593Smuzhiyun char res5[3]; 292*4882a593Smuzhiyun u_char sdma_idmr1; 293*4882a593Smuzhiyun char res6[3]; 294*4882a593Smuzhiyun u_char sdma_idsr2; 295*4882a593Smuzhiyun char res7[3]; 296*4882a593Smuzhiyun u_char sdma_idmr2; 297*4882a593Smuzhiyun char res8[0x13]; 298*4882a593Smuzhiyun } sdma8xx_t; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun /* Communication Processor Module Interrupt Controller. 301*4882a593Smuzhiyun */ 302*4882a593Smuzhiyun typedef struct cpm_ic { 303*4882a593Smuzhiyun ushort cpic_civr; 304*4882a593Smuzhiyun char res[0xe]; 305*4882a593Smuzhiyun uint cpic_cicr; 306*4882a593Smuzhiyun uint cpic_cipr; 307*4882a593Smuzhiyun uint cpic_cimr; 308*4882a593Smuzhiyun uint cpic_cisr; 309*4882a593Smuzhiyun } cpic8xx_t; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* Input/Output Port control/status registers. 312*4882a593Smuzhiyun */ 313*4882a593Smuzhiyun typedef struct io_port { 314*4882a593Smuzhiyun ushort iop_padir; 315*4882a593Smuzhiyun ushort iop_papar; 316*4882a593Smuzhiyun ushort iop_paodr; 317*4882a593Smuzhiyun ushort iop_padat; 318*4882a593Smuzhiyun char res1[8]; 319*4882a593Smuzhiyun ushort iop_pcdir; 320*4882a593Smuzhiyun ushort iop_pcpar; 321*4882a593Smuzhiyun ushort iop_pcso; 322*4882a593Smuzhiyun ushort iop_pcdat; 323*4882a593Smuzhiyun ushort iop_pcint; 324*4882a593Smuzhiyun char res2[6]; 325*4882a593Smuzhiyun ushort iop_pddir; 326*4882a593Smuzhiyun ushort iop_pdpar; 327*4882a593Smuzhiyun char res3[2]; 328*4882a593Smuzhiyun ushort iop_pddat; 329*4882a593Smuzhiyun uint utmode; 330*4882a593Smuzhiyun char res4[4]; 331*4882a593Smuzhiyun } iop8xx_t; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun /* Communication Processor Module Timers 334*4882a593Smuzhiyun */ 335*4882a593Smuzhiyun typedef struct cpm_timers { 336*4882a593Smuzhiyun ushort cpmt_tgcr; 337*4882a593Smuzhiyun char res1[0xe]; 338*4882a593Smuzhiyun ushort cpmt_tmr1; 339*4882a593Smuzhiyun ushort cpmt_tmr2; 340*4882a593Smuzhiyun ushort cpmt_trr1; 341*4882a593Smuzhiyun ushort cpmt_trr2; 342*4882a593Smuzhiyun ushort cpmt_tcr1; 343*4882a593Smuzhiyun ushort cpmt_tcr2; 344*4882a593Smuzhiyun ushort cpmt_tcn1; 345*4882a593Smuzhiyun ushort cpmt_tcn2; 346*4882a593Smuzhiyun ushort cpmt_tmr3; 347*4882a593Smuzhiyun ushort cpmt_tmr4; 348*4882a593Smuzhiyun ushort cpmt_trr3; 349*4882a593Smuzhiyun ushort cpmt_trr4; 350*4882a593Smuzhiyun ushort cpmt_tcr3; 351*4882a593Smuzhiyun ushort cpmt_tcr4; 352*4882a593Smuzhiyun ushort cpmt_tcn3; 353*4882a593Smuzhiyun ushort cpmt_tcn4; 354*4882a593Smuzhiyun ushort cpmt_ter1; 355*4882a593Smuzhiyun ushort cpmt_ter2; 356*4882a593Smuzhiyun ushort cpmt_ter3; 357*4882a593Smuzhiyun ushort cpmt_ter4; 358*4882a593Smuzhiyun char res2[8]; 359*4882a593Smuzhiyun } cpmtimer8xx_t; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* Finally, the Communication Processor stuff..... 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun typedef struct scc { /* Serial communication channels */ 364*4882a593Smuzhiyun uint scc_gsmrl; 365*4882a593Smuzhiyun uint scc_gsmrh; 366*4882a593Smuzhiyun ushort scc_psmr; 367*4882a593Smuzhiyun char res1[2]; 368*4882a593Smuzhiyun ushort scc_todr; 369*4882a593Smuzhiyun ushort scc_dsr; 370*4882a593Smuzhiyun ushort scc_scce; 371*4882a593Smuzhiyun char res2[2]; 372*4882a593Smuzhiyun ushort scc_sccm; 373*4882a593Smuzhiyun char res3; 374*4882a593Smuzhiyun u_char scc_sccs; 375*4882a593Smuzhiyun char res4[8]; 376*4882a593Smuzhiyun } scc_t; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun typedef struct smc { /* Serial management channels */ 379*4882a593Smuzhiyun char res1[2]; 380*4882a593Smuzhiyun ushort smc_smcmr; 381*4882a593Smuzhiyun char res2[2]; 382*4882a593Smuzhiyun u_char smc_smce; 383*4882a593Smuzhiyun char res3[3]; 384*4882a593Smuzhiyun u_char smc_smcm; 385*4882a593Smuzhiyun char res4[5]; 386*4882a593Smuzhiyun } smc_t; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun /* MPC860T Fast Ethernet Controller. It isn't part of the CPM, but 389*4882a593Smuzhiyun * it fits within the address space. 390*4882a593Smuzhiyun */ 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun typedef struct fec { 393*4882a593Smuzhiyun uint fec_addr_low; /* lower 32 bits of station address */ 394*4882a593Smuzhiyun ushort fec_addr_high; /* upper 16 bits of station address */ 395*4882a593Smuzhiyun ushort res1; /* reserved */ 396*4882a593Smuzhiyun uint fec_grp_hash_table_high; /* upper 32-bits of hash table */ 397*4882a593Smuzhiyun uint fec_grp_hash_table_low; /* lower 32-bits of hash table */ 398*4882a593Smuzhiyun uint fec_r_des_start; /* beginning of Rx descriptor ring */ 399*4882a593Smuzhiyun uint fec_x_des_start; /* beginning of Tx descriptor ring */ 400*4882a593Smuzhiyun uint fec_r_buff_size; /* Rx buffer size */ 401*4882a593Smuzhiyun uint res2[9]; /* reserved */ 402*4882a593Smuzhiyun uint fec_ecntrl; /* ethernet control register */ 403*4882a593Smuzhiyun uint fec_ievent; /* interrupt event register */ 404*4882a593Smuzhiyun uint fec_imask; /* interrupt mask register */ 405*4882a593Smuzhiyun uint fec_ivec; /* interrupt level and vector status */ 406*4882a593Smuzhiyun uint fec_r_des_active; /* Rx ring updated flag */ 407*4882a593Smuzhiyun uint fec_x_des_active; /* Tx ring updated flag */ 408*4882a593Smuzhiyun uint res3[10]; /* reserved */ 409*4882a593Smuzhiyun uint fec_mii_data; /* MII data register */ 410*4882a593Smuzhiyun uint fec_mii_speed; /* MII speed control register */ 411*4882a593Smuzhiyun uint res4[17]; /* reserved */ 412*4882a593Smuzhiyun uint fec_r_bound; /* end of RAM (read-only) */ 413*4882a593Smuzhiyun uint fec_r_fstart; /* Rx FIFO start address */ 414*4882a593Smuzhiyun uint res5[6]; /* reserved */ 415*4882a593Smuzhiyun uint fec_x_fstart; /* Tx FIFO start address */ 416*4882a593Smuzhiyun uint res6[17]; /* reserved */ 417*4882a593Smuzhiyun uint fec_fun_code; /* fec SDMA function code */ 418*4882a593Smuzhiyun uint res7[3]; /* reserved */ 419*4882a593Smuzhiyun uint fec_r_cntrl; /* Rx control register */ 420*4882a593Smuzhiyun uint fec_r_hash; /* Rx hash register */ 421*4882a593Smuzhiyun uint res8[14]; /* reserved */ 422*4882a593Smuzhiyun uint fec_x_cntrl; /* Tx control register */ 423*4882a593Smuzhiyun uint res9[0x1e]; /* reserved */ 424*4882a593Smuzhiyun } fec_t; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* The FEC and LCD color map share the same address space.... 427*4882a593Smuzhiyun * I guess we will never see an 823T :-). 428*4882a593Smuzhiyun */ 429*4882a593Smuzhiyun union fec_lcd { 430*4882a593Smuzhiyun fec_t fl_un_fec; 431*4882a593Smuzhiyun u_char fl_un_cmap[0x200]; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun typedef struct comm_proc { 435*4882a593Smuzhiyun /* General control and status registers. 436*4882a593Smuzhiyun */ 437*4882a593Smuzhiyun ushort cp_cpcr; 438*4882a593Smuzhiyun u_char res1[2]; 439*4882a593Smuzhiyun ushort cp_rccr; 440*4882a593Smuzhiyun u_char res2; 441*4882a593Smuzhiyun u_char cp_rmds; 442*4882a593Smuzhiyun u_char res3[4]; 443*4882a593Smuzhiyun ushort cp_cpmcr1; 444*4882a593Smuzhiyun ushort cp_cpmcr2; 445*4882a593Smuzhiyun ushort cp_cpmcr3; 446*4882a593Smuzhiyun ushort cp_cpmcr4; 447*4882a593Smuzhiyun u_char res4[2]; 448*4882a593Smuzhiyun ushort cp_rter; 449*4882a593Smuzhiyun u_char res5[2]; 450*4882a593Smuzhiyun ushort cp_rtmr; 451*4882a593Smuzhiyun u_char res6[0x14]; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* Baud rate generators. 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun uint cp_brgc1; 456*4882a593Smuzhiyun uint cp_brgc2; 457*4882a593Smuzhiyun uint cp_brgc3; 458*4882a593Smuzhiyun uint cp_brgc4; 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* Serial Communication Channels. 461*4882a593Smuzhiyun */ 462*4882a593Smuzhiyun scc_t cp_scc[4]; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun /* Serial Management Channels. 465*4882a593Smuzhiyun */ 466*4882a593Smuzhiyun smc_t cp_smc[2]; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun /* Serial Peripheral Interface. 469*4882a593Smuzhiyun */ 470*4882a593Smuzhiyun ushort cp_spmode; 471*4882a593Smuzhiyun u_char res7[4]; 472*4882a593Smuzhiyun u_char cp_spie; 473*4882a593Smuzhiyun u_char res8[3]; 474*4882a593Smuzhiyun u_char cp_spim; 475*4882a593Smuzhiyun u_char res9[2]; 476*4882a593Smuzhiyun u_char cp_spcom; 477*4882a593Smuzhiyun u_char res10[2]; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun /* Parallel Interface Port. 480*4882a593Smuzhiyun */ 481*4882a593Smuzhiyun u_char res11[2]; 482*4882a593Smuzhiyun ushort cp_pipc; 483*4882a593Smuzhiyun u_char res12[2]; 484*4882a593Smuzhiyun ushort cp_ptpr; 485*4882a593Smuzhiyun uint cp_pbdir; 486*4882a593Smuzhiyun uint cp_pbpar; 487*4882a593Smuzhiyun u_char res13[2]; 488*4882a593Smuzhiyun ushort cp_pbodr; 489*4882a593Smuzhiyun uint cp_pbdat; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun /* Port E - MPC87x/88x only. 492*4882a593Smuzhiyun */ 493*4882a593Smuzhiyun uint cp_pedir; 494*4882a593Smuzhiyun uint cp_pepar; 495*4882a593Smuzhiyun uint cp_peso; 496*4882a593Smuzhiyun uint cp_peodr; 497*4882a593Smuzhiyun uint cp_pedat; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun /* Communications Processor Timing Register - 500*4882a593Smuzhiyun Contains RMII Timing for the FECs on MPC87x/88x only. 501*4882a593Smuzhiyun */ 502*4882a593Smuzhiyun uint cp_cptr; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /* Serial Interface and Time Slot Assignment. 505*4882a593Smuzhiyun */ 506*4882a593Smuzhiyun uint cp_simode; 507*4882a593Smuzhiyun u_char cp_sigmr; 508*4882a593Smuzhiyun u_char res15; 509*4882a593Smuzhiyun u_char cp_sistr; 510*4882a593Smuzhiyun u_char cp_sicmr; 511*4882a593Smuzhiyun u_char res16[4]; 512*4882a593Smuzhiyun uint cp_sicr; 513*4882a593Smuzhiyun uint cp_sirp; 514*4882a593Smuzhiyun u_char res17[0xc]; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun /* 256 bytes of MPC823 video controller RAM array. 517*4882a593Smuzhiyun */ 518*4882a593Smuzhiyun u_char cp_vcram[0x100]; 519*4882a593Smuzhiyun u_char cp_siram[0x200]; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* The fast ethernet controller is not really part of the CPM, 522*4882a593Smuzhiyun * but it resides in the address space. 523*4882a593Smuzhiyun * The LCD color map is also here. 524*4882a593Smuzhiyun */ 525*4882a593Smuzhiyun union fec_lcd fl_un; 526*4882a593Smuzhiyun #define cp_fec fl_un.fl_un_fec 527*4882a593Smuzhiyun #define lcd_cmap fl_un.fl_un_cmap 528*4882a593Smuzhiyun char res18[0xE00]; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun /* The DUET family has a second FEC here */ 531*4882a593Smuzhiyun fec_t cp_fec2; 532*4882a593Smuzhiyun #define cp_fec1 cp_fec /* consistency macro */ 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun /* Dual Ported RAM follows. 535*4882a593Smuzhiyun * There are many different formats for this memory area 536*4882a593Smuzhiyun * depending upon the devices used and options chosen. 537*4882a593Smuzhiyun * Some processors don't have all of it populated. 538*4882a593Smuzhiyun */ 539*4882a593Smuzhiyun u_char cp_dpmem[0x1C00]; /* BD / Data / ucode */ 540*4882a593Smuzhiyun u_char cp_dparam[0x400]; /* Parameter RAM */ 541*4882a593Smuzhiyun } cpm8xx_t; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun /* Internal memory map. 544*4882a593Smuzhiyun */ 545*4882a593Smuzhiyun typedef struct immap { 546*4882a593Smuzhiyun sysconf8xx_t im_siu_conf; /* SIU Configuration */ 547*4882a593Smuzhiyun pcmconf8xx_t im_pcmcia; /* PCMCIA Configuration */ 548*4882a593Smuzhiyun memctl8xx_t im_memctl; /* Memory Controller */ 549*4882a593Smuzhiyun sit8xx_t im_sit; /* System integration timers */ 550*4882a593Smuzhiyun car8xx_t im_clkrst; /* Clocks and reset */ 551*4882a593Smuzhiyun sitk8xx_t im_sitk; /* Sys int timer keys */ 552*4882a593Smuzhiyun cark8xx_t im_clkrstk; /* Clocks and reset keys */ 553*4882a593Smuzhiyun vid823_t im_vid; /* Video (823 only) */ 554*4882a593Smuzhiyun lcd823_t im_lcd; /* LCD (823 only) */ 555*4882a593Smuzhiyun i2c8xx_t im_i2c; /* I2C control/status */ 556*4882a593Smuzhiyun sdma8xx_t im_sdma; /* SDMA control/status */ 557*4882a593Smuzhiyun cpic8xx_t im_cpic; /* CPM Interrupt Controller */ 558*4882a593Smuzhiyun iop8xx_t im_ioport; /* IO Port control/status */ 559*4882a593Smuzhiyun cpmtimer8xx_t im_cpmtimer; /* CPM timers */ 560*4882a593Smuzhiyun cpm8xx_t im_cpm; /* Communication processor */ 561*4882a593Smuzhiyun } immap_t; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun #endif /* __IMMAP_8XX__ */ 564*4882a593Smuzhiyun #endif /* __KERNEL__ */ 565