xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/xpedite5330.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2008 Extreme Engineering Solutions, Inc.
4*4882a593Smuzhiyun * Based on MPC8572DS device tree from Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * XPedite5330 3U CompactPCI module based on MPC8572E
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/dts-v1/;
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "xes,xpedite5330";
12*4882a593Smuzhiyun	compatible = "xes,xpedite5330", "xes,MPC8572";
13*4882a593Smuzhiyun	#address-cells = <2>;
14*4882a593Smuzhiyun	#size-cells = <2>;
15*4882a593Smuzhiyun	form-factor = "3U CompactPCI";
16*4882a593Smuzhiyun	boot-bank = <0x0>;	/* 0: Primary flash, 1: Secondary flash */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	aliases {
19*4882a593Smuzhiyun		ethernet0 = &enet0;
20*4882a593Smuzhiyun		ethernet1 = &enet1;
21*4882a593Smuzhiyun		serial0 = &serial0;
22*4882a593Smuzhiyun		serial1 = &serial1;
23*4882a593Smuzhiyun		pci0 = &pci0;
24*4882a593Smuzhiyun		pci1 = &pci1;
25*4882a593Smuzhiyun		pci2 = &pci2;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	pmcslots {
29*4882a593Smuzhiyun		#address-cells = <1>;
30*4882a593Smuzhiyun		#size-cells = <0>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		pmcslot@0 {
33*4882a593Smuzhiyun			cell-index = <0>;
34*4882a593Smuzhiyun			/*
35*4882a593Smuzhiyun			 * boolean properties (true if defined):
36*4882a593Smuzhiyun			 *     monarch;
37*4882a593Smuzhiyun			 *     module-present;
38*4882a593Smuzhiyun			 */
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	xmcslots {
43*4882a593Smuzhiyun		#address-cells = <1>;
44*4882a593Smuzhiyun		#size-cells = <0>;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		xmcslot@0 {
47*4882a593Smuzhiyun			cell-index = <0>;
48*4882a593Smuzhiyun			/*
49*4882a593Smuzhiyun			 * boolean properties (true if defined):
50*4882a593Smuzhiyun			 *     module-present;
51*4882a593Smuzhiyun			 */
52*4882a593Smuzhiyun		};
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	cpci {
56*4882a593Smuzhiyun		/*
57*4882a593Smuzhiyun		 * boolean properties (true if defined):
58*4882a593Smuzhiyun		 *     system-controller;
59*4882a593Smuzhiyun		 */
60*4882a593Smuzhiyun		system-controller;
61*4882a593Smuzhiyun	};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	cpus {
64*4882a593Smuzhiyun		#address-cells = <1>;
65*4882a593Smuzhiyun		#size-cells = <0>;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		PowerPC,8572@0 {
68*4882a593Smuzhiyun			device_type = "cpu";
69*4882a593Smuzhiyun			reg = <0x0>;
70*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
71*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
72*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
73*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
74*4882a593Smuzhiyun			timebase-frequency = <0>;
75*4882a593Smuzhiyun			bus-frequency = <0>;
76*4882a593Smuzhiyun			clock-frequency = <0>;
77*4882a593Smuzhiyun			next-level-cache = <&L2>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun		PowerPC,8572@1 {
81*4882a593Smuzhiyun			device_type = "cpu";
82*4882a593Smuzhiyun			reg = <0x1>;
83*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
84*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
85*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
86*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
87*4882a593Smuzhiyun			timebase-frequency = <0>;
88*4882a593Smuzhiyun			bus-frequency = <0>;
89*4882a593Smuzhiyun			clock-frequency = <0>;
90*4882a593Smuzhiyun			next-level-cache = <&L2>;
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun	};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun	memory {
95*4882a593Smuzhiyun		device_type = "memory";
96*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x0>;	// Filled in by U-Boot
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	localbus@ef005000 {
100*4882a593Smuzhiyun		#address-cells = <2>;
101*4882a593Smuzhiyun		#size-cells = <1>;
102*4882a593Smuzhiyun		compatible = "fsl,mpc8572-elbc", "fsl,elbc", "simple-bus";
103*4882a593Smuzhiyun		reg = <0 0xef005000 0 0x1000>;
104*4882a593Smuzhiyun		interrupts = <19 2>;
105*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
106*4882a593Smuzhiyun		/* Local bus region mappings */
107*4882a593Smuzhiyun		ranges = <0 0 0 0xf8000000 0x8000000 /* CS0: Boot flash */
108*4882a593Smuzhiyun			  1 0 0 0xf0000000 0x8000000 /* CS1: Alternate flash */
109*4882a593Smuzhiyun			  2 0 0 0xef800000 0x40000   /* CS2: NAND CE1 */
110*4882a593Smuzhiyun			  3 0 0 0xef840000 0x40000>; /* CS3: NAND CE2 */
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		nor-boot@0,0 {
113*4882a593Smuzhiyun			compatible = "amd,s29gl01gp", "cfi-flash";
114*4882a593Smuzhiyun			bank-width = <2>;
115*4882a593Smuzhiyun			reg = <0 0 0x8000000>; /* 128MB */
116*4882a593Smuzhiyun			#address-cells = <1>;
117*4882a593Smuzhiyun			#size-cells = <1>;
118*4882a593Smuzhiyun			partition@0 {
119*4882a593Smuzhiyun				label = "Primary user space";
120*4882a593Smuzhiyun				reg = <0x00000000 0x6f00000>; /* 111 MB */
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun			partition@6f00000 {
123*4882a593Smuzhiyun				label = "Primary kernel";
124*4882a593Smuzhiyun				reg = <0x6f00000 0x1000000>; /* 16 MB */
125*4882a593Smuzhiyun			};
126*4882a593Smuzhiyun			partition@7f00000 {
127*4882a593Smuzhiyun				label = "Primary DTB";
128*4882a593Smuzhiyun				reg = <0x7f00000 0x40000>; /* 256 KB */
129*4882a593Smuzhiyun			};
130*4882a593Smuzhiyun			partition@7f40000 {
131*4882a593Smuzhiyun				label = "Primary U-Boot environment";
132*4882a593Smuzhiyun				reg = <0x7f40000 0x40000>; /* 256 KB */
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun			partition@7f80000 {
135*4882a593Smuzhiyun				label = "Primary U-Boot";
136*4882a593Smuzhiyun				reg = <0x7f80000 0x80000>; /* 512 KB */
137*4882a593Smuzhiyun				read-only;
138*4882a593Smuzhiyun			};
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		nor-alternate@1,0 {
142*4882a593Smuzhiyun			compatible = "amd,s29gl01gp", "cfi-flash";
143*4882a593Smuzhiyun			bank-width = <2>;
144*4882a593Smuzhiyun			//reg = <0xf0000000 0x08000000>; /* 128MB */
145*4882a593Smuzhiyun			reg = <1 0 0x8000000>; /* 128MB */
146*4882a593Smuzhiyun			#address-cells = <1>;
147*4882a593Smuzhiyun			#size-cells = <1>;
148*4882a593Smuzhiyun			partition@0 {
149*4882a593Smuzhiyun				label = "Secondary user space";
150*4882a593Smuzhiyun				reg = <0x00000000 0x6f00000>; /* 111 MB */
151*4882a593Smuzhiyun			};
152*4882a593Smuzhiyun			partition@6f00000 {
153*4882a593Smuzhiyun				label = "Secondary kernel";
154*4882a593Smuzhiyun				reg = <0x6f00000 0x1000000>; /* 16 MB */
155*4882a593Smuzhiyun			};
156*4882a593Smuzhiyun			partition@7f00000 {
157*4882a593Smuzhiyun				label = "Secondary DTB";
158*4882a593Smuzhiyun				reg = <0x7f00000 0x40000>; /* 256 KB */
159*4882a593Smuzhiyun			};
160*4882a593Smuzhiyun			partition@7f40000 {
161*4882a593Smuzhiyun				label = "Secondary U-Boot environment";
162*4882a593Smuzhiyun				reg = <0x7f40000 0x40000>; /* 256 KB */
163*4882a593Smuzhiyun			};
164*4882a593Smuzhiyun			partition@7f80000 {
165*4882a593Smuzhiyun				label = "Secondary U-Boot";
166*4882a593Smuzhiyun				reg = <0x7f80000 0x80000>; /* 512 KB */
167*4882a593Smuzhiyun				read-only;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun		nand@2,0 {
172*4882a593Smuzhiyun			#address-cells = <1>;
173*4882a593Smuzhiyun			#size-cells = <1>;
174*4882a593Smuzhiyun			/*
175*4882a593Smuzhiyun			 * Actual part could be ST Micro NAND08GW3B2A (1 GB),
176*4882a593Smuzhiyun			 * Micron MT29F8G08DAA (2x 512 MB), or Micron
177*4882a593Smuzhiyun			 * MT29F16G08FAA (2x 1 GB), depending on the build
178*4882a593Smuzhiyun			 * configuration
179*4882a593Smuzhiyun			 */
180*4882a593Smuzhiyun			compatible = "fsl,mpc8572-fcm-nand",
181*4882a593Smuzhiyun				     "fsl,elbc-fcm-nand";
182*4882a593Smuzhiyun			reg = <2 0 0x40000>;
183*4882a593Smuzhiyun			/* U-Boot should fix this up if chip size > 1 GB */
184*4882a593Smuzhiyun			partition@0 {
185*4882a593Smuzhiyun				label = "NAND Filesystem";
186*4882a593Smuzhiyun				reg = <0 0x40000000>;
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun		};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	soc8572@ef000000 {
193*4882a593Smuzhiyun		#address-cells = <1>;
194*4882a593Smuzhiyun		#size-cells = <1>;
195*4882a593Smuzhiyun		device_type = "soc";
196*4882a593Smuzhiyun		compatible = "fsl,mpc8572-immr", "simple-bus";
197*4882a593Smuzhiyun		ranges = <0x0 0 0xef000000 0x100000>;
198*4882a593Smuzhiyun		bus-frequency = <0>;		// Filled out by uboot.
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		ecm-law@0 {
201*4882a593Smuzhiyun			compatible = "fsl,ecm-law";
202*4882a593Smuzhiyun			reg = <0x0 0x1000>;
203*4882a593Smuzhiyun			fsl,num-laws = <12>;
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun		ecm@1000 {
207*4882a593Smuzhiyun			compatible = "fsl,mpc8572-ecm", "fsl,ecm";
208*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
209*4882a593Smuzhiyun			interrupts = <17 2>;
210*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		memory-controller@2000 {
214*4882a593Smuzhiyun			compatible = "fsl,mpc8572-memory-controller";
215*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
216*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
217*4882a593Smuzhiyun			interrupts = <18 2>;
218*4882a593Smuzhiyun		};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun		memory-controller@6000 {
221*4882a593Smuzhiyun			compatible = "fsl,mpc8572-memory-controller";
222*4882a593Smuzhiyun			reg = <0x6000 0x1000>;
223*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
224*4882a593Smuzhiyun			interrupts = <18 2>;
225*4882a593Smuzhiyun		};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun		L2: l2-cache-controller@20000 {
228*4882a593Smuzhiyun			compatible = "fsl,mpc8572-l2-cache-controller";
229*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
230*4882a593Smuzhiyun			cache-line-size = <32>;	// 32 bytes
231*4882a593Smuzhiyun			cache-size = <0x100000>; // L2, 1M
232*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
233*4882a593Smuzhiyun			interrupts = <16 2>;
234*4882a593Smuzhiyun		};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun		i2c@3000 {
237*4882a593Smuzhiyun			#address-cells = <1>;
238*4882a593Smuzhiyun			#size-cells = <0>;
239*4882a593Smuzhiyun			cell-index = <0>;
240*4882a593Smuzhiyun			compatible = "fsl-i2c";
241*4882a593Smuzhiyun			reg = <0x3000 0x100>;
242*4882a593Smuzhiyun			interrupts = <43 2>;
243*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
244*4882a593Smuzhiyun			dfsrr;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun			temp-sensor@48 {
247*4882a593Smuzhiyun				compatible = "dallas,ds1631", "dallas,ds1621";
248*4882a593Smuzhiyun				reg = <0x48>;
249*4882a593Smuzhiyun			};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun			temp-sensor@4c {
252*4882a593Smuzhiyun				compatible = "adi,adt7461";
253*4882a593Smuzhiyun				reg = <0x4c>;
254*4882a593Smuzhiyun			};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun			cpu-supervisor@51 {
257*4882a593Smuzhiyun				compatible = "dallas,ds4510";
258*4882a593Smuzhiyun				reg = <0x51>;
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun			eeprom@54 {
262*4882a593Smuzhiyun				compatible = "atmel,at24c128b";
263*4882a593Smuzhiyun				reg = <0x54>;
264*4882a593Smuzhiyun			};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			rtc@68 {
267*4882a593Smuzhiyun				compatible = "st,m41t00",
268*4882a593Smuzhiyun				             "dallas,ds1338";
269*4882a593Smuzhiyun				reg = <0x68>;
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun			pcie-switch@70 {
273*4882a593Smuzhiyun				compatible = "plx,pex8518";
274*4882a593Smuzhiyun				reg = <0x70>;
275*4882a593Smuzhiyun			};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun			gpio1: gpio@18 {
278*4882a593Smuzhiyun				compatible = "nxp,pca9557";
279*4882a593Smuzhiyun				reg = <0x18>;
280*4882a593Smuzhiyun				#gpio-cells = <2>;
281*4882a593Smuzhiyun				gpio-controller;
282*4882a593Smuzhiyun				polarity = <0x00>;
283*4882a593Smuzhiyun			};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			gpio2: gpio@1c {
286*4882a593Smuzhiyun				compatible = "nxp,pca9557";
287*4882a593Smuzhiyun				reg = <0x1c>;
288*4882a593Smuzhiyun				#gpio-cells = <2>;
289*4882a593Smuzhiyun				gpio-controller;
290*4882a593Smuzhiyun				polarity = <0x00>;
291*4882a593Smuzhiyun			};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun			gpio3: gpio@1e {
294*4882a593Smuzhiyun				compatible = "nxp,pca9557";
295*4882a593Smuzhiyun				reg = <0x1e>;
296*4882a593Smuzhiyun				#gpio-cells = <2>;
297*4882a593Smuzhiyun				gpio-controller;
298*4882a593Smuzhiyun				polarity = <0x00>;
299*4882a593Smuzhiyun			};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun			gpio4: gpio@1f {
302*4882a593Smuzhiyun				compatible = "nxp,pca9557";
303*4882a593Smuzhiyun				reg = <0x1f>;
304*4882a593Smuzhiyun				#gpio-cells = <2>;
305*4882a593Smuzhiyun				gpio-controller;
306*4882a593Smuzhiyun				polarity = <0x00>;
307*4882a593Smuzhiyun			};
308*4882a593Smuzhiyun		};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun		i2c@3100 {
311*4882a593Smuzhiyun			#address-cells = <1>;
312*4882a593Smuzhiyun			#size-cells = <0>;
313*4882a593Smuzhiyun			cell-index = <1>;
314*4882a593Smuzhiyun			compatible = "fsl-i2c";
315*4882a593Smuzhiyun			reg = <0x3100 0x100>;
316*4882a593Smuzhiyun			interrupts = <43 2>;
317*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
318*4882a593Smuzhiyun			dfsrr;
319*4882a593Smuzhiyun		};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun		dma@c300 {
322*4882a593Smuzhiyun			#address-cells = <1>;
323*4882a593Smuzhiyun			#size-cells = <1>;
324*4882a593Smuzhiyun			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
325*4882a593Smuzhiyun			reg = <0xc300 0x4>;
326*4882a593Smuzhiyun			ranges = <0x0 0xc100 0x200>;
327*4882a593Smuzhiyun			cell-index = <1>;
328*4882a593Smuzhiyun			dma-channel@0 {
329*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
330*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
331*4882a593Smuzhiyun				reg = <0x0 0x80>;
332*4882a593Smuzhiyun				cell-index = <0>;
333*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
334*4882a593Smuzhiyun				interrupts = <76 2>;
335*4882a593Smuzhiyun			};
336*4882a593Smuzhiyun			dma-channel@80 {
337*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
338*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
339*4882a593Smuzhiyun				reg = <0x80 0x80>;
340*4882a593Smuzhiyun				cell-index = <1>;
341*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
342*4882a593Smuzhiyun				interrupts = <77 2>;
343*4882a593Smuzhiyun			};
344*4882a593Smuzhiyun			dma-channel@100 {
345*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
346*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
347*4882a593Smuzhiyun				reg = <0x100 0x80>;
348*4882a593Smuzhiyun				cell-index = <2>;
349*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
350*4882a593Smuzhiyun				interrupts = <78 2>;
351*4882a593Smuzhiyun			};
352*4882a593Smuzhiyun			dma-channel@180 {
353*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
354*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
355*4882a593Smuzhiyun				reg = <0x180 0x80>;
356*4882a593Smuzhiyun				cell-index = <3>;
357*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
358*4882a593Smuzhiyun				interrupts = <79 2>;
359*4882a593Smuzhiyun			};
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun		dma@21300 {
363*4882a593Smuzhiyun			#address-cells = <1>;
364*4882a593Smuzhiyun			#size-cells = <1>;
365*4882a593Smuzhiyun			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
366*4882a593Smuzhiyun			reg = <0x21300 0x4>;
367*4882a593Smuzhiyun			ranges = <0x0 0x21100 0x200>;
368*4882a593Smuzhiyun			cell-index = <0>;
369*4882a593Smuzhiyun			dma-channel@0 {
370*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
371*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
372*4882a593Smuzhiyun				reg = <0x0 0x80>;
373*4882a593Smuzhiyun				cell-index = <0>;
374*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
375*4882a593Smuzhiyun				interrupts = <20 2>;
376*4882a593Smuzhiyun			};
377*4882a593Smuzhiyun			dma-channel@80 {
378*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
379*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
380*4882a593Smuzhiyun				reg = <0x80 0x80>;
381*4882a593Smuzhiyun				cell-index = <1>;
382*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
383*4882a593Smuzhiyun				interrupts = <21 2>;
384*4882a593Smuzhiyun			};
385*4882a593Smuzhiyun			dma-channel@100 {
386*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
387*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
388*4882a593Smuzhiyun				reg = <0x100 0x80>;
389*4882a593Smuzhiyun				cell-index = <2>;
390*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
391*4882a593Smuzhiyun				interrupts = <22 2>;
392*4882a593Smuzhiyun			};
393*4882a593Smuzhiyun			dma-channel@180 {
394*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
395*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
396*4882a593Smuzhiyun				reg = <0x180 0x80>;
397*4882a593Smuzhiyun				cell-index = <3>;
398*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
399*4882a593Smuzhiyun				interrupts = <23 2>;
400*4882a593Smuzhiyun			};
401*4882a593Smuzhiyun		};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun		/* eTSEC 1 */
404*4882a593Smuzhiyun		enet0: ethernet@24000 {
405*4882a593Smuzhiyun			#address-cells = <1>;
406*4882a593Smuzhiyun			#size-cells = <1>;
407*4882a593Smuzhiyun			cell-index = <0>;
408*4882a593Smuzhiyun			device_type = "network";
409*4882a593Smuzhiyun			model = "eTSEC";
410*4882a593Smuzhiyun			compatible = "gianfar";
411*4882a593Smuzhiyun			reg = <0x24000 0x1000>;
412*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
413*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
414*4882a593Smuzhiyun			interrupts = <29 2 30 2 34 2>;
415*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
416*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
417*4882a593Smuzhiyun			phy-handle = <&phy0>;
418*4882a593Smuzhiyun			phy-connection-type = "sgmii";
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun			mdio@520 {
421*4882a593Smuzhiyun				#address-cells = <1>;
422*4882a593Smuzhiyun				#size-cells = <0>;
423*4882a593Smuzhiyun				compatible = "fsl,gianfar-mdio";
424*4882a593Smuzhiyun				reg = <0x520 0x20>;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun				phy0: ethernet-phy@1 {
427*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
428*4882a593Smuzhiyun					interrupts = <8 1>;
429*4882a593Smuzhiyun					reg = <0x1>;
430*4882a593Smuzhiyun				};
431*4882a593Smuzhiyun				phy1: ethernet-phy@2 {
432*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
433*4882a593Smuzhiyun					interrupts = <8 1>;
434*4882a593Smuzhiyun					reg = <0x2>;
435*4882a593Smuzhiyun				};
436*4882a593Smuzhiyun				tbi0: tbi-phy@11 {
437*4882a593Smuzhiyun					reg = <0x11>;
438*4882a593Smuzhiyun					device_type = "tbi-phy";
439*4882a593Smuzhiyun				};
440*4882a593Smuzhiyun			};
441*4882a593Smuzhiyun		};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun		/* eTSEC 2 */
444*4882a593Smuzhiyun		enet1: ethernet@25000 {
445*4882a593Smuzhiyun			#address-cells = <1>;
446*4882a593Smuzhiyun			#size-cells = <1>;
447*4882a593Smuzhiyun			cell-index = <1>;
448*4882a593Smuzhiyun			device_type = "network";
449*4882a593Smuzhiyun			model = "eTSEC";
450*4882a593Smuzhiyun			compatible = "gianfar";
451*4882a593Smuzhiyun			reg = <0x25000 0x1000>;
452*4882a593Smuzhiyun			ranges = <0x0 0x25000 0x1000>;
453*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
454*4882a593Smuzhiyun			interrupts = <35 2 36 2 40 2>;
455*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
456*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
457*4882a593Smuzhiyun			phy-handle = <&phy1>;
458*4882a593Smuzhiyun			phy-connection-type = "sgmii";
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun			mdio@520 {
461*4882a593Smuzhiyun				#address-cells = <1>;
462*4882a593Smuzhiyun				#size-cells = <0>;
463*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
464*4882a593Smuzhiyun				reg = <0x520 0x20>;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun				tbi1: tbi-phy@11 {
467*4882a593Smuzhiyun					reg = <0x11>;
468*4882a593Smuzhiyun					device_type = "tbi-phy";
469*4882a593Smuzhiyun				};
470*4882a593Smuzhiyun			};
471*4882a593Smuzhiyun		};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun		/* UART0 */
474*4882a593Smuzhiyun		serial0: serial@4500 {
475*4882a593Smuzhiyun			cell-index = <0>;
476*4882a593Smuzhiyun			device_type = "serial";
477*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
478*4882a593Smuzhiyun			reg = <0x4500 0x100>;
479*4882a593Smuzhiyun			clock-frequency = <0>;
480*4882a593Smuzhiyun			interrupts = <42 2>;
481*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
482*4882a593Smuzhiyun		};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun		/* UART1 */
485*4882a593Smuzhiyun		serial1: serial@4600 {
486*4882a593Smuzhiyun			cell-index = <1>;
487*4882a593Smuzhiyun			device_type = "serial";
488*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
489*4882a593Smuzhiyun			reg = <0x4600 0x100>;
490*4882a593Smuzhiyun			clock-frequency = <0>;
491*4882a593Smuzhiyun			interrupts = <42 2>;
492*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
493*4882a593Smuzhiyun		};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun		global-utilities@e0000 {	//global utilities block
496*4882a593Smuzhiyun			compatible = "fsl,mpc8572-guts";
497*4882a593Smuzhiyun			reg = <0xe0000 0x1000>;
498*4882a593Smuzhiyun			fsl,has-rstcr;
499*4882a593Smuzhiyun		};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun		msi@41600 {
502*4882a593Smuzhiyun			compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
503*4882a593Smuzhiyun			reg = <0x41600 0x80>;
504*4882a593Smuzhiyun			msi-available-ranges = <0 0x100>;
505*4882a593Smuzhiyun			interrupts = <
506*4882a593Smuzhiyun				0xe0 0
507*4882a593Smuzhiyun				0xe1 0
508*4882a593Smuzhiyun				0xe2 0
509*4882a593Smuzhiyun				0xe3 0
510*4882a593Smuzhiyun				0xe4 0
511*4882a593Smuzhiyun				0xe5 0
512*4882a593Smuzhiyun				0xe6 0
513*4882a593Smuzhiyun				0xe7 0>;
514*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
515*4882a593Smuzhiyun		};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun		crypto@30000 {
518*4882a593Smuzhiyun			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
519*4882a593Smuzhiyun				     "fsl,sec2.1", "fsl,sec2.0";
520*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
521*4882a593Smuzhiyun			interrupts = <45 2 58 2>;
522*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
523*4882a593Smuzhiyun			fsl,num-channels = <4>;
524*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
525*4882a593Smuzhiyun			fsl,exec-units-mask = <0x9fe>;
526*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x3ab0ebf>;
527*4882a593Smuzhiyun		};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun		mpic: pic@40000 {
530*4882a593Smuzhiyun			interrupt-controller;
531*4882a593Smuzhiyun			#address-cells = <0>;
532*4882a593Smuzhiyun			#interrupt-cells = <2>;
533*4882a593Smuzhiyun			reg = <0x40000 0x40000>;
534*4882a593Smuzhiyun			compatible = "chrp,open-pic";
535*4882a593Smuzhiyun			device_type = "open-pic";
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun		gpio0: gpio@f000 {
539*4882a593Smuzhiyun			compatible = "fsl,mpc8572-gpio";
540*4882a593Smuzhiyun			reg = <0xf000 0x1000>;
541*4882a593Smuzhiyun			interrupts = <47 2>;
542*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
543*4882a593Smuzhiyun			#gpio-cells = <2>;
544*4882a593Smuzhiyun			gpio-controller;
545*4882a593Smuzhiyun		};
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun		gpio-leds {
548*4882a593Smuzhiyun			compatible = "gpio-leds";
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun			heartbeat {
551*4882a593Smuzhiyun				label = "Heartbeat";
552*4882a593Smuzhiyun				gpios = <&gpio0 4 1>;
553*4882a593Smuzhiyun				linux,default-trigger = "heartbeat";
554*4882a593Smuzhiyun			};
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun			yellow {
557*4882a593Smuzhiyun				label = "Yellow";
558*4882a593Smuzhiyun				gpios = <&gpio0 5 1>;
559*4882a593Smuzhiyun			};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun			red {
562*4882a593Smuzhiyun				label = "Red";
563*4882a593Smuzhiyun				gpios = <&gpio0 6 1>;
564*4882a593Smuzhiyun			};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun			green {
567*4882a593Smuzhiyun				label = "Green";
568*4882a593Smuzhiyun				gpios = <&gpio0 7 1>;
569*4882a593Smuzhiyun			};
570*4882a593Smuzhiyun		};
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun		/* PME (pattern-matcher) */
573*4882a593Smuzhiyun		pme@10000 {
574*4882a593Smuzhiyun			compatible = "fsl,mpc8572-pme", "pme8572";
575*4882a593Smuzhiyun			reg = <0x10000 0x5000>;
576*4882a593Smuzhiyun			interrupts = <57 2 64 2 65 2 66 2 67 2>;
577*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
578*4882a593Smuzhiyun		};
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun		tlu@2f000 {
581*4882a593Smuzhiyun			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
582*4882a593Smuzhiyun			reg = <0x2f000 0x1000>;
583*4882a593Smuzhiyun			interrupts = <61 2>;
584*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun		tlu@15000 {
588*4882a593Smuzhiyun			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
589*4882a593Smuzhiyun			reg = <0x15000 0x1000>;
590*4882a593Smuzhiyun			interrupts = <75 2>;
591*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
592*4882a593Smuzhiyun		};
593*4882a593Smuzhiyun	};
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun	/* PCI Express controller 3 - CompactPCI bus via PEX8112 bridge */
596*4882a593Smuzhiyun	pci0: pcie@ef008000 {
597*4882a593Smuzhiyun		compatible = "fsl,mpc8548-pcie";
598*4882a593Smuzhiyun		device_type = "pci";
599*4882a593Smuzhiyun		#interrupt-cells = <1>;
600*4882a593Smuzhiyun		#size-cells = <2>;
601*4882a593Smuzhiyun		#address-cells = <3>;
602*4882a593Smuzhiyun		reg = <0 0xef008000 0 0x1000>;
603*4882a593Smuzhiyun		bus-range = <0 255>;
604*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xe0000000 0 0xe0000000 0x0 0x10000000
605*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe9000000 0x0 0x10000>;
606*4882a593Smuzhiyun		clock-frequency = <33333333>;
607*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
608*4882a593Smuzhiyun		interrupts = <24 2>;
609*4882a593Smuzhiyun		interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
610*4882a593Smuzhiyun		interrupt-map = <
611*4882a593Smuzhiyun			0x0 0x0 0x0 0x1 &mpic 0x0 0x1
612*4882a593Smuzhiyun			0x0 0x0 0x0 0x2 &mpic 0x1 0x1
613*4882a593Smuzhiyun			0x0 0x0 0x0 0x3 &mpic 0x2 0x1
614*4882a593Smuzhiyun			0x0 0x0 0x0 0x4 &mpic 0x3 0x1
615*4882a593Smuzhiyun			>;
616*4882a593Smuzhiyun		pcie@0 {
617*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0 0x0>;
618*4882a593Smuzhiyun			#size-cells = <2>;
619*4882a593Smuzhiyun			#address-cells = <3>;
620*4882a593Smuzhiyun			device_type = "pci";
621*4882a593Smuzhiyun			ranges = <0x02000000 0x0 0xe0000000
622*4882a593Smuzhiyun				  0x02000000 0x0 0xe0000000
623*4882a593Smuzhiyun				  0x0 0x10000000
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun				  0x01000000 0x0 0x0
626*4882a593Smuzhiyun				  0x01000000 0x0 0x0
627*4882a593Smuzhiyun				  0x0 0x100000>;
628*4882a593Smuzhiyun		};
629*4882a593Smuzhiyun	};
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun	/* PCI Express controller 2, PMC module via PEX8112 bridge */
632*4882a593Smuzhiyun	pci1: pcie@ef009000 {
633*4882a593Smuzhiyun		compatible = "fsl,mpc8548-pcie";
634*4882a593Smuzhiyun		device_type = "pci";
635*4882a593Smuzhiyun		#interrupt-cells = <1>;
636*4882a593Smuzhiyun		#size-cells = <2>;
637*4882a593Smuzhiyun		#address-cells = <3>;
638*4882a593Smuzhiyun		reg = <0 0xef009000 0 0x1000>;
639*4882a593Smuzhiyun		bus-range = <0 255>;
640*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x10000000
641*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe8800000 0x0 0x10000>;
642*4882a593Smuzhiyun		clock-frequency = <33333333>;
643*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
644*4882a593Smuzhiyun		interrupts = <25 2>;
645*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
646*4882a593Smuzhiyun		interrupt-map = <
647*4882a593Smuzhiyun			/* IDSEL 0x0 */
648*4882a593Smuzhiyun			0x0 0x0 0x0 0x1 &mpic 0x4 0x1
649*4882a593Smuzhiyun			0x0 0x0 0x0 0x2 &mpic 0x5 0x1
650*4882a593Smuzhiyun			0x0 0x0 0x0 0x3 &mpic 0x6 0x1
651*4882a593Smuzhiyun			0x0 0x0 0x0 0x4 &mpic 0x7 0x1
652*4882a593Smuzhiyun			>;
653*4882a593Smuzhiyun		pcie@0 {
654*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0 0x0>;
655*4882a593Smuzhiyun			#size-cells = <2>;
656*4882a593Smuzhiyun			#address-cells = <3>;
657*4882a593Smuzhiyun			device_type = "pci";
658*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0xc0000000
659*4882a593Smuzhiyun				  0x2000000 0x0 0xc0000000
660*4882a593Smuzhiyun				  0x0 0x10000000
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun				  0x1000000 0x0 0x0
663*4882a593Smuzhiyun				  0x1000000 0x0 0x0
664*4882a593Smuzhiyun				  0x0 0x100000>;
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun	};
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun	/* PCI Express controller 1, XMC P15 */
669*4882a593Smuzhiyun	pci2: pcie@ef00a000 {
670*4882a593Smuzhiyun		compatible = "fsl,mpc8548-pcie";
671*4882a593Smuzhiyun		device_type = "pci";
672*4882a593Smuzhiyun		#interrupt-cells = <1>;
673*4882a593Smuzhiyun		#size-cells = <2>;
674*4882a593Smuzhiyun		#address-cells = <3>;
675*4882a593Smuzhiyun		reg = <0 0xef00a000 0 0x1000>;
676*4882a593Smuzhiyun		bus-range = <0 255>;
677*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x40000000
678*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe8000000 0x0 0x10000>;
679*4882a593Smuzhiyun		clock-frequency = <33333333>;
680*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
681*4882a593Smuzhiyun		interrupts = <26 2>;
682*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
683*4882a593Smuzhiyun		interrupt-map = <
684*4882a593Smuzhiyun			/* IDSEL 0x0 */
685*4882a593Smuzhiyun			0x0 0x0 0x0 0x1 &mpic 0x0 0x1
686*4882a593Smuzhiyun			0x0 0x0 0x0 0x2 &mpic 0x1 0x1
687*4882a593Smuzhiyun			0x0 0x0 0x0 0x3 &mpic 0x2 0x1
688*4882a593Smuzhiyun			0x0 0x0 0x0 0x4 &mpic 0x3 0x1
689*4882a593Smuzhiyun			>;
690*4882a593Smuzhiyun		pcie@0 {
691*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0 0x0>;
692*4882a593Smuzhiyun			#size-cells = <2>;
693*4882a593Smuzhiyun			#address-cells = <3>;
694*4882a593Smuzhiyun			device_type = "pci";
695*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0x80000000
696*4882a593Smuzhiyun				  0x2000000 0x0 0x80000000
697*4882a593Smuzhiyun				  0x0 0x40000000
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun				  0x1000000 0x0 0x0
700*4882a593Smuzhiyun				  0x1000000 0x0 0x0
701*4882a593Smuzhiyun				  0x0 0x100000>;
702*4882a593Smuzhiyun		};
703*4882a593Smuzhiyun	};
704*4882a593Smuzhiyun};
705