xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/xpedite5200.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2009 Extreme Engineering Solutions, Inc.
4*4882a593Smuzhiyun * Based on TQM8548 device tree
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * XPedite5200 PrPMC/XMC module based on MPC8548E
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/dts-v1/;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "xes,xpedite5200";
13*4882a593Smuzhiyun	compatible = "xes,xpedite5200", "xes,MPC8548";
14*4882a593Smuzhiyun	#address-cells = <1>;
15*4882a593Smuzhiyun	#size-cells = <1>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		ethernet0 = &enet0;
19*4882a593Smuzhiyun		ethernet1 = &enet1;
20*4882a593Smuzhiyun		ethernet2 = &enet2;
21*4882a593Smuzhiyun		ethernet3 = &enet3;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun		serial0 = &serial0;
24*4882a593Smuzhiyun		serial1 = &serial1;
25*4882a593Smuzhiyun		pci0 = &pci0;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	cpus {
29*4882a593Smuzhiyun		#address-cells = <1>;
30*4882a593Smuzhiyun		#size-cells = <0>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		PowerPC,8548@0 {
33*4882a593Smuzhiyun			device_type = "cpu";
34*4882a593Smuzhiyun			reg = <0>;
35*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
36*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
37*4882a593Smuzhiyun			d-cache-size = <0x8000>;	// L1, 32K
38*4882a593Smuzhiyun			i-cache-size = <0x8000>;	// L1, 32K
39*4882a593Smuzhiyun			next-level-cache = <&L2>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	memory {
44*4882a593Smuzhiyun		device_type = "memory";
45*4882a593Smuzhiyun		reg = <0x0 0x0>;	// Filled in by U-Boot
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	soc@ef000000 {
49*4882a593Smuzhiyun		#address-cells = <1>;
50*4882a593Smuzhiyun		#size-cells = <1>;
51*4882a593Smuzhiyun		device_type = "soc";
52*4882a593Smuzhiyun		ranges = <0x0 0xef000000 0x100000>;
53*4882a593Smuzhiyun		bus-frequency = <0>;
54*4882a593Smuzhiyun		compatible = "fsl,mpc8548-immr", "simple-bus";
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		ecm-law@0 {
57*4882a593Smuzhiyun			compatible = "fsl,ecm-law";
58*4882a593Smuzhiyun			reg = <0x0 0x1000>;
59*4882a593Smuzhiyun			fsl,num-laws = <12>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		ecm@1000 {
63*4882a593Smuzhiyun			compatible = "fsl,mpc8548-ecm", "fsl,ecm";
64*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
65*4882a593Smuzhiyun			interrupts = <17 2>;
66*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		memory-controller@2000 {
70*4882a593Smuzhiyun			compatible = "fsl,mpc8548-memory-controller";
71*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
72*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
73*4882a593Smuzhiyun			interrupts = <18 2>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		L2: l2-cache-controller@20000 {
77*4882a593Smuzhiyun			compatible = "fsl,mpc8548-l2-cache-controller";
78*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
79*4882a593Smuzhiyun			cache-line-size = <32>;	// 32 bytes
80*4882a593Smuzhiyun			cache-size = <0x80000>;	// L2, 512K
81*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
82*4882a593Smuzhiyun			interrupts = <16 2>;
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		/* On-card I2C */
86*4882a593Smuzhiyun		i2c@3000 {
87*4882a593Smuzhiyun			#address-cells = <1>;
88*4882a593Smuzhiyun			#size-cells = <0>;
89*4882a593Smuzhiyun			cell-index = <0>;
90*4882a593Smuzhiyun			compatible = "fsl-i2c";
91*4882a593Smuzhiyun			reg = <0x3000 0x100>;
92*4882a593Smuzhiyun			interrupts = <43 2>;
93*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
94*4882a593Smuzhiyun			dfsrr;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun			/*
97*4882a593Smuzhiyun			 * Board GPIO:
98*4882a593Smuzhiyun			 * 	0: BRD_CFG0 (1: P14 IO present)
99*4882a593Smuzhiyun			 * 	1: BRD_CFG1 (1: FP ethernet present)
100*4882a593Smuzhiyun			 * 	2: BRD_CFG2 (1: XMC IO present)
101*4882a593Smuzhiyun			 * 	3: XMC root complex indicator
102*4882a593Smuzhiyun			 * 	4: Flash boot device indicator
103*4882a593Smuzhiyun			 * 	5: Flash write protect enable
104*4882a593Smuzhiyun			 * 	6: PMC monarch indicator
105*4882a593Smuzhiyun			 * 	7: PMC EREADY
106*4882a593Smuzhiyun			 */
107*4882a593Smuzhiyun			gpio1: gpio@18 {
108*4882a593Smuzhiyun				compatible = "nxp,pca9556";
109*4882a593Smuzhiyun				reg = <0x18>;
110*4882a593Smuzhiyun				#gpio-cells = <2>;
111*4882a593Smuzhiyun				gpio-controller;
112*4882a593Smuzhiyun				polarity = <0x00>;
113*4882a593Smuzhiyun			};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun			/* P14 GPIO */
116*4882a593Smuzhiyun			gpio2: gpio@19 {
117*4882a593Smuzhiyun				compatible = "nxp,pca9556";
118*4882a593Smuzhiyun				reg = <0x19>;
119*4882a593Smuzhiyun				#gpio-cells = <2>;
120*4882a593Smuzhiyun				gpio-controller;
121*4882a593Smuzhiyun				polarity = <0x00>;
122*4882a593Smuzhiyun			};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			eeprom@50 {
125*4882a593Smuzhiyun				compatible = "atmel,at24c16";
126*4882a593Smuzhiyun				reg = <0x50>;
127*4882a593Smuzhiyun			};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun			rtc@68 {
130*4882a593Smuzhiyun				compatible = "st,m41t00",
131*4882a593Smuzhiyun					     "dallas,ds1338";
132*4882a593Smuzhiyun				reg = <0x68>;
133*4882a593Smuzhiyun			};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun			dtt@48 {
136*4882a593Smuzhiyun				compatible = "maxim,max1237";
137*4882a593Smuzhiyun				reg = <0x34>;
138*4882a593Smuzhiyun			};
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		/* Off-card I2C */
142*4882a593Smuzhiyun		i2c@3100 {
143*4882a593Smuzhiyun			#address-cells = <1>;
144*4882a593Smuzhiyun			#size-cells = <0>;
145*4882a593Smuzhiyun			cell-index = <1>;
146*4882a593Smuzhiyun			compatible = "fsl-i2c";
147*4882a593Smuzhiyun			reg = <0x3100 0x100>;
148*4882a593Smuzhiyun			interrupts = <43 2>;
149*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
150*4882a593Smuzhiyun			dfsrr;
151*4882a593Smuzhiyun		};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun		dma@21300 {
154*4882a593Smuzhiyun			#address-cells = <1>;
155*4882a593Smuzhiyun			#size-cells = <1>;
156*4882a593Smuzhiyun			compatible = "fsl,mpc8548-dma", "fsl,eloplus-dma";
157*4882a593Smuzhiyun			reg = <0x21300 0x4>;
158*4882a593Smuzhiyun			ranges = <0x0 0x21100 0x200>;
159*4882a593Smuzhiyun			cell-index = <0>;
160*4882a593Smuzhiyun			dma-channel@0 {
161*4882a593Smuzhiyun				compatible = "fsl,mpc8548-dma-channel",
162*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
163*4882a593Smuzhiyun				reg = <0x0 0x80>;
164*4882a593Smuzhiyun				cell-index = <0>;
165*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
166*4882a593Smuzhiyun				interrupts = <20 2>;
167*4882a593Smuzhiyun			};
168*4882a593Smuzhiyun			dma-channel@80 {
169*4882a593Smuzhiyun				compatible = "fsl,mpc8548-dma-channel",
170*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
171*4882a593Smuzhiyun				reg = <0x80 0x80>;
172*4882a593Smuzhiyun				cell-index = <1>;
173*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
174*4882a593Smuzhiyun				interrupts = <21 2>;
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun			dma-channel@100 {
177*4882a593Smuzhiyun				compatible = "fsl,mpc8548-dma-channel",
178*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
179*4882a593Smuzhiyun				reg = <0x100 0x80>;
180*4882a593Smuzhiyun				cell-index = <2>;
181*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
182*4882a593Smuzhiyun				interrupts = <22 2>;
183*4882a593Smuzhiyun			};
184*4882a593Smuzhiyun			dma-channel@180 {
185*4882a593Smuzhiyun				compatible = "fsl,mpc8548-dma-channel",
186*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
187*4882a593Smuzhiyun				reg = <0x180 0x80>;
188*4882a593Smuzhiyun				cell-index = <3>;
189*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
190*4882a593Smuzhiyun				interrupts = <23 2>;
191*4882a593Smuzhiyun			};
192*4882a593Smuzhiyun		};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun		/* eTSEC1: Front panel port 0 */
195*4882a593Smuzhiyun		enet0: ethernet@24000 {
196*4882a593Smuzhiyun			#address-cells = <1>;
197*4882a593Smuzhiyun			#size-cells = <1>;
198*4882a593Smuzhiyun			cell-index = <0>;
199*4882a593Smuzhiyun			device_type = "network";
200*4882a593Smuzhiyun			model = "eTSEC";
201*4882a593Smuzhiyun			compatible = "gianfar";
202*4882a593Smuzhiyun			reg = <0x24000 0x1000>;
203*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
204*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
205*4882a593Smuzhiyun			interrupts = <29 2 30 2 34 2>;
206*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
207*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
208*4882a593Smuzhiyun			phy-handle = <&phy0>;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun			mdio@520 {
211*4882a593Smuzhiyun				#address-cells = <1>;
212*4882a593Smuzhiyun				#size-cells = <0>;
213*4882a593Smuzhiyun				compatible = "fsl,gianfar-mdio";
214*4882a593Smuzhiyun				reg = <0x520 0x20>;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun				phy0: ethernet-phy@1 {
217*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
218*4882a593Smuzhiyun					interrupts = <8 1>;
219*4882a593Smuzhiyun					reg = <0x1>;
220*4882a593Smuzhiyun				};
221*4882a593Smuzhiyun				phy1: ethernet-phy@2 {
222*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
223*4882a593Smuzhiyun					interrupts = <8 1>;
224*4882a593Smuzhiyun					reg = <0x2>;
225*4882a593Smuzhiyun				};
226*4882a593Smuzhiyun				phy2: ethernet-phy@3 {
227*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
228*4882a593Smuzhiyun					interrupts = <8 1>;
229*4882a593Smuzhiyun					reg = <0x3>;
230*4882a593Smuzhiyun				};
231*4882a593Smuzhiyun				phy3: ethernet-phy@4 {
232*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
233*4882a593Smuzhiyun					interrupts = <8 1>;
234*4882a593Smuzhiyun					reg = <0x4>;
235*4882a593Smuzhiyun				};
236*4882a593Smuzhiyun				tbi0: tbi-phy@11 {
237*4882a593Smuzhiyun					reg = <0x11>;
238*4882a593Smuzhiyun					device_type = "tbi-phy";
239*4882a593Smuzhiyun				};
240*4882a593Smuzhiyun			};
241*4882a593Smuzhiyun		};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun		/* eTSEC2: Front panel port 1 */
244*4882a593Smuzhiyun		enet1: ethernet@25000 {
245*4882a593Smuzhiyun			#address-cells = <1>;
246*4882a593Smuzhiyun			#size-cells = <1>;
247*4882a593Smuzhiyun			cell-index = <1>;
248*4882a593Smuzhiyun			device_type = "network";
249*4882a593Smuzhiyun			model = "eTSEC";
250*4882a593Smuzhiyun			compatible = "gianfar";
251*4882a593Smuzhiyun			reg = <0x25000 0x1000>;
252*4882a593Smuzhiyun			ranges = <0x0 0x25000 0x1000>;
253*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
254*4882a593Smuzhiyun			interrupts = <35 2 36 2 40 2>;
255*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
256*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
257*4882a593Smuzhiyun			phy-handle = <&phy1>;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun			mdio@520 {
260*4882a593Smuzhiyun				#address-cells = <1>;
261*4882a593Smuzhiyun				#size-cells = <0>;
262*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
263*4882a593Smuzhiyun				reg = <0x520 0x20>;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun				tbi1: tbi-phy@11 {
266*4882a593Smuzhiyun					reg = <0x11>;
267*4882a593Smuzhiyun					device_type = "tbi-phy";
268*4882a593Smuzhiyun				};
269*4882a593Smuzhiyun			};
270*4882a593Smuzhiyun		};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun		/* eTSEC3: Rear panel port 2 */
273*4882a593Smuzhiyun		enet2: ethernet@26000 {
274*4882a593Smuzhiyun			#address-cells = <1>;
275*4882a593Smuzhiyun			#size-cells = <1>;
276*4882a593Smuzhiyun			cell-index = <2>;
277*4882a593Smuzhiyun			device_type = "network";
278*4882a593Smuzhiyun			model = "eTSEC";
279*4882a593Smuzhiyun			compatible = "gianfar";
280*4882a593Smuzhiyun			reg = <0x26000 0x1000>;
281*4882a593Smuzhiyun			ranges = <0x0 0x26000 0x1000>;
282*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
283*4882a593Smuzhiyun			interrupts = <31 2 32 2 33 2>;
284*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
285*4882a593Smuzhiyun			tbi-handle = <&tbi2>;
286*4882a593Smuzhiyun			phy-handle = <&phy2>;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun			mdio@520 {
289*4882a593Smuzhiyun				#address-cells = <1>;
290*4882a593Smuzhiyun				#size-cells = <0>;
291*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
292*4882a593Smuzhiyun				reg = <0x520 0x20>;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun				tbi2: tbi-phy@11 {
295*4882a593Smuzhiyun					reg = <0x11>;
296*4882a593Smuzhiyun					device_type = "tbi-phy";
297*4882a593Smuzhiyun				};
298*4882a593Smuzhiyun			};
299*4882a593Smuzhiyun		};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun		/* eTSEC4: Rear panel port 3 */
302*4882a593Smuzhiyun		enet3: ethernet@27000 {
303*4882a593Smuzhiyun			#address-cells = <1>;
304*4882a593Smuzhiyun			#size-cells = <1>;
305*4882a593Smuzhiyun			cell-index = <3>;
306*4882a593Smuzhiyun			device_type = "network";
307*4882a593Smuzhiyun			model = "eTSEC";
308*4882a593Smuzhiyun			compatible = "gianfar";
309*4882a593Smuzhiyun			reg = <0x27000 0x1000>;
310*4882a593Smuzhiyun			ranges = <0x0 0x27000 0x1000>;
311*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
312*4882a593Smuzhiyun			interrupts = <37 2 38 2 39 2>;
313*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
314*4882a593Smuzhiyun			tbi-handle = <&tbi3>;
315*4882a593Smuzhiyun			phy-handle = <&phy3>;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun			mdio@520 {
318*4882a593Smuzhiyun				#address-cells = <1>;
319*4882a593Smuzhiyun				#size-cells = <0>;
320*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
321*4882a593Smuzhiyun				reg = <0x520 0x20>;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun				tbi3: tbi-phy@11 {
324*4882a593Smuzhiyun					reg = <0x11>;
325*4882a593Smuzhiyun					device_type = "tbi-phy";
326*4882a593Smuzhiyun				};
327*4882a593Smuzhiyun			};
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		serial0: serial@4500 {
331*4882a593Smuzhiyun			cell-index = <0>;
332*4882a593Smuzhiyun			device_type = "serial";
333*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
334*4882a593Smuzhiyun			reg = <0x4500 0x100>;
335*4882a593Smuzhiyun			clock-frequency = <0>;
336*4882a593Smuzhiyun			current-speed = <115200>;
337*4882a593Smuzhiyun			interrupts = <42 2>;
338*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
339*4882a593Smuzhiyun		};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun		serial1: serial@4600 {
342*4882a593Smuzhiyun			cell-index = <1>;
343*4882a593Smuzhiyun			device_type = "serial";
344*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
345*4882a593Smuzhiyun			reg = <0x4600 0x100>;
346*4882a593Smuzhiyun			clock-frequency = <0>;
347*4882a593Smuzhiyun			current-speed = <115200>;
348*4882a593Smuzhiyun			interrupts = <42 2>;
349*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
350*4882a593Smuzhiyun		};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun		global-utilities@e0000 {	// global utilities reg
353*4882a593Smuzhiyun			compatible = "fsl,mpc8548-guts";
354*4882a593Smuzhiyun			reg = <0xe0000 0x1000>;
355*4882a593Smuzhiyun			fsl,has-rstcr;
356*4882a593Smuzhiyun		};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		mpic: pic@40000 {
359*4882a593Smuzhiyun			interrupt-controller;
360*4882a593Smuzhiyun			#address-cells = <0>;
361*4882a593Smuzhiyun			#interrupt-cells = <2>;
362*4882a593Smuzhiyun			reg = <0x40000 0x40000>;
363*4882a593Smuzhiyun			compatible = "chrp,open-pic";
364*4882a593Smuzhiyun			device_type = "open-pic";
365*4882a593Smuzhiyun		};
366*4882a593Smuzhiyun	};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun	localbus@ef005000 {
369*4882a593Smuzhiyun		compatible = "fsl,mpc8548-localbus", "fsl,pq3-localbus",
370*4882a593Smuzhiyun			     "simple-bus";
371*4882a593Smuzhiyun		#address-cells = <2>;
372*4882a593Smuzhiyun		#size-cells = <1>;
373*4882a593Smuzhiyun		reg = <0xef005000 0x100>;	// BRx, ORx, etc.
374*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
375*4882a593Smuzhiyun		interrupts = <19 2>;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		ranges = <
378*4882a593Smuzhiyun			0 0x0 0xfc000000 0x04000000	// NOR boot flash
379*4882a593Smuzhiyun			1 0x0 0xf8000000 0x04000000	// NOR expansion flash
380*4882a593Smuzhiyun			2 0x0 0xef800000 0x00010000	// NAND CE1
381*4882a593Smuzhiyun			3 0x0 0xef840000 0x00010000	// NAND CE2
382*4882a593Smuzhiyun		>;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun		nor-boot@0,0 {
385*4882a593Smuzhiyun			#address-cells = <1>;
386*4882a593Smuzhiyun			#size-cells = <1>;
387*4882a593Smuzhiyun			compatible = "cfi-flash";
388*4882a593Smuzhiyun			reg = <0 0x0 0x4000000>;
389*4882a593Smuzhiyun			bank-width = <2>;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun			partition@0 {
392*4882a593Smuzhiyun				label = "Primary OS";
393*4882a593Smuzhiyun				reg = <0x00000000 0x180000>;
394*4882a593Smuzhiyun			};
395*4882a593Smuzhiyun			partition@180000 {
396*4882a593Smuzhiyun				label = "Secondary OS";
397*4882a593Smuzhiyun				reg = <0x00180000 0x180000>;
398*4882a593Smuzhiyun			};
399*4882a593Smuzhiyun			partition@300000 {
400*4882a593Smuzhiyun				label = "User";
401*4882a593Smuzhiyun				reg = <0x00300000 0x3c80000>;
402*4882a593Smuzhiyun			};
403*4882a593Smuzhiyun			partition@3f80000 {
404*4882a593Smuzhiyun				label = "Boot firmware";
405*4882a593Smuzhiyun				reg = <0x03f80000 0x80000>;
406*4882a593Smuzhiyun			};
407*4882a593Smuzhiyun		};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun		nor-alternate@1,0 {
410*4882a593Smuzhiyun			#address-cells = <1>;
411*4882a593Smuzhiyun			#size-cells = <1>;
412*4882a593Smuzhiyun			compatible = "cfi-flash";
413*4882a593Smuzhiyun			reg = <1 0x0 0x4000000>;
414*4882a593Smuzhiyun			bank-width = <2>;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun			partition@0 {
417*4882a593Smuzhiyun				label = "Filesystem";
418*4882a593Smuzhiyun				reg = <0x00000000 0x3f80000>;
419*4882a593Smuzhiyun			};
420*4882a593Smuzhiyun			partition@3f80000 {
421*4882a593Smuzhiyun				label = "Alternate boot firmware";
422*4882a593Smuzhiyun				reg = <0x03f80000 0x80000>;
423*4882a593Smuzhiyun			};
424*4882a593Smuzhiyun		};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun		nand@2,0 {
427*4882a593Smuzhiyun			#address-cells = <1>;
428*4882a593Smuzhiyun			#size-cells = <1>;
429*4882a593Smuzhiyun			compatible = "xes,address-ctl-nand";
430*4882a593Smuzhiyun			reg = <2 0x0 0x10000>;
431*4882a593Smuzhiyun			cle-line = <0x8>;	/* CLE tied to A3 */
432*4882a593Smuzhiyun			ale-line = <0x10>;	/* ALE tied to A4 */
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun			/* U-Boot should fix this up */
435*4882a593Smuzhiyun			partition@0 {
436*4882a593Smuzhiyun				label = "NAND Filesystem";
437*4882a593Smuzhiyun				reg = <0 0x40000000>;
438*4882a593Smuzhiyun			};
439*4882a593Smuzhiyun		};
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	/* PMC interface */
443*4882a593Smuzhiyun	pci0: pci@ef008000 {
444*4882a593Smuzhiyun		#interrupt-cells = <1>;
445*4882a593Smuzhiyun		#size-cells = <2>;
446*4882a593Smuzhiyun		#address-cells = <3>;
447*4882a593Smuzhiyun		compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
448*4882a593Smuzhiyun		device_type = "pci";
449*4882a593Smuzhiyun		reg = <0xef008000 0x1000>;
450*4882a593Smuzhiyun		clock-frequency = <33333333>;
451*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
452*4882a593Smuzhiyun		interrupt-map = <
453*4882a593Smuzhiyun				/* IDSEL */
454*4882a593Smuzhiyun				 0xe000 0 0 1 &mpic 2 1
455*4882a593Smuzhiyun				 0xe000 0 0 2 &mpic 3 1>;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
458*4882a593Smuzhiyun		interrupts = <24 2>;
459*4882a593Smuzhiyun		bus-range = <0 0>;
460*4882a593Smuzhiyun		ranges = <0x02000000 0 0x80000000 0x80000000 0 0x40000000
461*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xe8000000 0 0x00800000>;
462*4882a593Smuzhiyun	};
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun	/* XMC PCIe is not yet enabled in U-Boot on XPedite5200 */
465*4882a593Smuzhiyun};
466