1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * TQM 8541 Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2008 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "tqc,tqm8541"; 12*4882a593Smuzhiyun compatible = "tqc,tqm8541"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun serial1 = &serial1; 21*4882a593Smuzhiyun pci0 = &pci0; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun cpus { 25*4882a593Smuzhiyun #address-cells = <1>; 26*4882a593Smuzhiyun #size-cells = <0>; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun PowerPC,8541@0 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun reg = <0>; 31*4882a593Smuzhiyun d-cache-line-size = <32>; 32*4882a593Smuzhiyun i-cache-line-size = <32>; 33*4882a593Smuzhiyun d-cache-size = <32768>; 34*4882a593Smuzhiyun i-cache-size = <32768>; 35*4882a593Smuzhiyun timebase-frequency = <0>; 36*4882a593Smuzhiyun bus-frequency = <0>; 37*4882a593Smuzhiyun clock-frequency = <0>; 38*4882a593Smuzhiyun next-level-cache = <&L2>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun memory { 43*4882a593Smuzhiyun device_type = "memory"; 44*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun soc@e0000000 { 48*4882a593Smuzhiyun #address-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <1>; 50*4882a593Smuzhiyun device_type = "soc"; 51*4882a593Smuzhiyun ranges = <0x0 0xe0000000 0x100000>; 52*4882a593Smuzhiyun bus-frequency = <0>; 53*4882a593Smuzhiyun compatible = "fsl,mpc8541-immr", "simple-bus"; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun ecm-law@0 { 56*4882a593Smuzhiyun compatible = "fsl,ecm-law"; 57*4882a593Smuzhiyun reg = <0x0 0x1000>; 58*4882a593Smuzhiyun fsl,num-laws = <8>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun ecm@1000 { 62*4882a593Smuzhiyun compatible = "fsl,mpc8541-ecm", "fsl,ecm"; 63*4882a593Smuzhiyun reg = <0x1000 0x1000>; 64*4882a593Smuzhiyun interrupts = <17 2>; 65*4882a593Smuzhiyun interrupt-parent = <&mpic>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun memory-controller@2000 { 69*4882a593Smuzhiyun compatible = "fsl,mpc8540-memory-controller"; 70*4882a593Smuzhiyun reg = <0x2000 0x1000>; 71*4882a593Smuzhiyun interrupt-parent = <&mpic>; 72*4882a593Smuzhiyun interrupts = <18 2>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun L2: l2-cache-controller@20000 { 76*4882a593Smuzhiyun compatible = "fsl,mpc8540-l2-cache-controller"; 77*4882a593Smuzhiyun reg = <0x20000 0x1000>; 78*4882a593Smuzhiyun cache-line-size = <32>; 79*4882a593Smuzhiyun cache-size = <0x40000>; // L2, 256K 80*4882a593Smuzhiyun interrupt-parent = <&mpic>; 81*4882a593Smuzhiyun interrupts = <16 2>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun i2c@3000 { 85*4882a593Smuzhiyun #address-cells = <1>; 86*4882a593Smuzhiyun #size-cells = <0>; 87*4882a593Smuzhiyun cell-index = <0>; 88*4882a593Smuzhiyun compatible = "fsl-i2c"; 89*4882a593Smuzhiyun reg = <0x3000 0x100>; 90*4882a593Smuzhiyun interrupts = <43 2>; 91*4882a593Smuzhiyun interrupt-parent = <&mpic>; 92*4882a593Smuzhiyun dfsrr; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun dtt@48 { 95*4882a593Smuzhiyun compatible = "national,lm75"; 96*4882a593Smuzhiyun reg = <0x48>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun rtc@68 { 100*4882a593Smuzhiyun compatible = "dallas,ds1337"; 101*4882a593Smuzhiyun reg = <0x68>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun dma@21300 { 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <1>; 108*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma", "fsl,eloplus-dma"; 109*4882a593Smuzhiyun reg = <0x21300 0x4>; 110*4882a593Smuzhiyun ranges = <0x0 0x21100 0x200>; 111*4882a593Smuzhiyun cell-index = <0>; 112*4882a593Smuzhiyun dma-channel@0 { 113*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 114*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 115*4882a593Smuzhiyun reg = <0x0 0x80>; 116*4882a593Smuzhiyun cell-index = <0>; 117*4882a593Smuzhiyun interrupt-parent = <&mpic>; 118*4882a593Smuzhiyun interrupts = <20 2>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun dma-channel@80 { 121*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 122*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 123*4882a593Smuzhiyun reg = <0x80 0x80>; 124*4882a593Smuzhiyun cell-index = <1>; 125*4882a593Smuzhiyun interrupt-parent = <&mpic>; 126*4882a593Smuzhiyun interrupts = <21 2>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun dma-channel@100 { 129*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 130*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 131*4882a593Smuzhiyun reg = <0x100 0x80>; 132*4882a593Smuzhiyun cell-index = <2>; 133*4882a593Smuzhiyun interrupt-parent = <&mpic>; 134*4882a593Smuzhiyun interrupts = <22 2>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun dma-channel@180 { 137*4882a593Smuzhiyun compatible = "fsl,mpc8541-dma-channel", 138*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 139*4882a593Smuzhiyun reg = <0x180 0x80>; 140*4882a593Smuzhiyun cell-index = <3>; 141*4882a593Smuzhiyun interrupt-parent = <&mpic>; 142*4882a593Smuzhiyun interrupts = <23 2>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun enet0: ethernet@24000 { 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <1>; 149*4882a593Smuzhiyun cell-index = <0>; 150*4882a593Smuzhiyun device_type = "network"; 151*4882a593Smuzhiyun model = "TSEC"; 152*4882a593Smuzhiyun compatible = "gianfar"; 153*4882a593Smuzhiyun reg = <0x24000 0x1000>; 154*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 155*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 156*4882a593Smuzhiyun interrupts = <29 2 30 2 34 2>; 157*4882a593Smuzhiyun interrupt-parent = <&mpic>; 158*4882a593Smuzhiyun tbi-handle = <&tbi0>; 159*4882a593Smuzhiyun phy-handle = <&phy2>; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun mdio@520 { 162*4882a593Smuzhiyun #address-cells = <1>; 163*4882a593Smuzhiyun #size-cells = <0>; 164*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 165*4882a593Smuzhiyun reg = <0x520 0x20>; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun phy1: ethernet-phy@1 { 168*4882a593Smuzhiyun interrupt-parent = <&mpic>; 169*4882a593Smuzhiyun interrupts = <8 1>; 170*4882a593Smuzhiyun reg = <1>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun phy2: ethernet-phy@2 { 173*4882a593Smuzhiyun interrupt-parent = <&mpic>; 174*4882a593Smuzhiyun interrupts = <8 1>; 175*4882a593Smuzhiyun reg = <2>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun phy3: ethernet-phy@3 { 178*4882a593Smuzhiyun interrupt-parent = <&mpic>; 179*4882a593Smuzhiyun interrupts = <8 1>; 180*4882a593Smuzhiyun reg = <3>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun tbi0: tbi-phy@11 { 183*4882a593Smuzhiyun reg = <0x11>; 184*4882a593Smuzhiyun device_type = "tbi-phy"; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun enet1: ethernet@25000 { 190*4882a593Smuzhiyun #address-cells = <1>; 191*4882a593Smuzhiyun #size-cells = <1>; 192*4882a593Smuzhiyun cell-index = <1>; 193*4882a593Smuzhiyun device_type = "network"; 194*4882a593Smuzhiyun model = "TSEC"; 195*4882a593Smuzhiyun compatible = "gianfar"; 196*4882a593Smuzhiyun reg = <0x25000 0x1000>; 197*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 198*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 199*4882a593Smuzhiyun interrupts = <35 2 36 2 40 2>; 200*4882a593Smuzhiyun interrupt-parent = <&mpic>; 201*4882a593Smuzhiyun tbi-handle = <&tbi1>; 202*4882a593Smuzhiyun phy-handle = <&phy1>; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun mdio@520 { 205*4882a593Smuzhiyun #address-cells = <1>; 206*4882a593Smuzhiyun #size-cells = <0>; 207*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 208*4882a593Smuzhiyun reg = <0x520 0x20>; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun tbi1: tbi-phy@11 { 211*4882a593Smuzhiyun reg = <0x11>; 212*4882a593Smuzhiyun device_type = "tbi-phy"; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun serial0: serial@4500 { 218*4882a593Smuzhiyun cell-index = <0>; 219*4882a593Smuzhiyun device_type = "serial"; 220*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 221*4882a593Smuzhiyun reg = <0x4500 0x100>; // reg base, size 222*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 223*4882a593Smuzhiyun interrupts = <42 2>; 224*4882a593Smuzhiyun interrupt-parent = <&mpic>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun serial1: serial@4600 { 228*4882a593Smuzhiyun cell-index = <1>; 229*4882a593Smuzhiyun device_type = "serial"; 230*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550"; 231*4882a593Smuzhiyun reg = <0x4600 0x100>; // reg base, size 232*4882a593Smuzhiyun clock-frequency = <0>; // should we fill in in uboot? 233*4882a593Smuzhiyun interrupts = <42 2>; 234*4882a593Smuzhiyun interrupt-parent = <&mpic>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun crypto@30000 { 238*4882a593Smuzhiyun compatible = "fsl,sec2.0"; 239*4882a593Smuzhiyun reg = <0x30000 0x10000>; 240*4882a593Smuzhiyun interrupts = <45 2>; 241*4882a593Smuzhiyun interrupt-parent = <&mpic>; 242*4882a593Smuzhiyun fsl,num-channels = <4>; 243*4882a593Smuzhiyun fsl,channel-fifo-len = <24>; 244*4882a593Smuzhiyun fsl,exec-units-mask = <0x7e>; 245*4882a593Smuzhiyun fsl,descriptor-types-mask = <0x01010ebf>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun mpic: pic@40000 { 249*4882a593Smuzhiyun interrupt-controller; 250*4882a593Smuzhiyun #address-cells = <0>; 251*4882a593Smuzhiyun #interrupt-cells = <2>; 252*4882a593Smuzhiyun reg = <0x40000 0x40000>; 253*4882a593Smuzhiyun device_type = "open-pic"; 254*4882a593Smuzhiyun compatible = "chrp,open-pic"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun cpm@919c0 { 258*4882a593Smuzhiyun #address-cells = <1>; 259*4882a593Smuzhiyun #size-cells = <1>; 260*4882a593Smuzhiyun compatible = "fsl,mpc8541-cpm", "fsl,cpm2", "simple-bus"; 261*4882a593Smuzhiyun reg = <0x919c0 0x30>; 262*4882a593Smuzhiyun ranges; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun muram@80000 { 265*4882a593Smuzhiyun #address-cells = <1>; 266*4882a593Smuzhiyun #size-cells = <1>; 267*4882a593Smuzhiyun ranges = <0 0x80000 0x10000>; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun data@0 { 270*4882a593Smuzhiyun compatible = "fsl,cpm-muram-data"; 271*4882a593Smuzhiyun reg = <0 0x2000 0x9000 0x1000>; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun brg@919f0 { 276*4882a593Smuzhiyun compatible = "fsl,mpc8541-brg", 277*4882a593Smuzhiyun "fsl,cpm2-brg", 278*4882a593Smuzhiyun "fsl,cpm-brg"; 279*4882a593Smuzhiyun reg = <0x919f0 0x10 0x915f0 0x10>; 280*4882a593Smuzhiyun clock-frequency = <0>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun cpmpic: pic@90c00 { 284*4882a593Smuzhiyun interrupt-controller; 285*4882a593Smuzhiyun #address-cells = <0>; 286*4882a593Smuzhiyun #interrupt-cells = <2>; 287*4882a593Smuzhiyun interrupts = <46 2>; 288*4882a593Smuzhiyun interrupt-parent = <&mpic>; 289*4882a593Smuzhiyun reg = <0x90c00 0x80>; 290*4882a593Smuzhiyun compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic"; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun pci0: pci@e0008000 { 296*4882a593Smuzhiyun #interrupt-cells = <1>; 297*4882a593Smuzhiyun #size-cells = <2>; 298*4882a593Smuzhiyun #address-cells = <3>; 299*4882a593Smuzhiyun compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 300*4882a593Smuzhiyun device_type = "pci"; 301*4882a593Smuzhiyun reg = <0xe0008000 0x1000>; 302*4882a593Smuzhiyun clock-frequency = <66666666>; 303*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 304*4882a593Smuzhiyun interrupt-map = < 305*4882a593Smuzhiyun /* IDSEL 28 */ 306*4882a593Smuzhiyun 0xe000 0 0 1 &mpic 2 1 307*4882a593Smuzhiyun 0xe000 0 0 2 &mpic 3 1 308*4882a593Smuzhiyun 0xe000 0 0 3 &mpic 6 1 309*4882a593Smuzhiyun 0xe000 0 0 4 &mpic 5 1 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun /* IDSEL 11 */ 312*4882a593Smuzhiyun 0x5800 0 0 1 &mpic 6 1 313*4882a593Smuzhiyun 0x5800 0 0 2 &mpic 5 1 314*4882a593Smuzhiyun >; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun interrupt-parent = <&mpic>; 317*4882a593Smuzhiyun interrupts = <24 2>; 318*4882a593Smuzhiyun bus-range = <0 0>; 319*4882a593Smuzhiyun ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000 320*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun}; 323