1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * TQM5200 board Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2007 Semihalf 6*4882a593Smuzhiyun * Marian Balakowicz <m8@semihalf.com> 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "tqc,tqm5200"; 13*4882a593Smuzhiyun compatible = "tqc,tqm5200"; 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun interrupt-parent = <&mpc5200_pic>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun cpus { 19*4882a593Smuzhiyun #address-cells = <1>; 20*4882a593Smuzhiyun #size-cells = <0>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun PowerPC,5200@0 { 23*4882a593Smuzhiyun device_type = "cpu"; 24*4882a593Smuzhiyun reg = <0>; 25*4882a593Smuzhiyun d-cache-line-size = <32>; 26*4882a593Smuzhiyun i-cache-line-size = <32>; 27*4882a593Smuzhiyun d-cache-size = <0x4000>; // L1, 16K 28*4882a593Smuzhiyun i-cache-size = <0x4000>; // L1, 16K 29*4882a593Smuzhiyun timebase-frequency = <0>; // from bootloader 30*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 31*4882a593Smuzhiyun clock-frequency = <0>; // from bootloader 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun memory@0 { 36*4882a593Smuzhiyun device_type = "memory"; 37*4882a593Smuzhiyun reg = <0x00000000 0x04000000>; // 64MB 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun soc5200@f0000000 { 41*4882a593Smuzhiyun #address-cells = <1>; 42*4882a593Smuzhiyun #size-cells = <1>; 43*4882a593Smuzhiyun compatible = "fsl,mpc5200-immr"; 44*4882a593Smuzhiyun ranges = <0 0xf0000000 0x0000c000>; 45*4882a593Smuzhiyun reg = <0xf0000000 0x00000100>; 46*4882a593Smuzhiyun bus-frequency = <0>; // from bootloader 47*4882a593Smuzhiyun system-frequency = <0>; // from bootloader 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun cdm@200 { 50*4882a593Smuzhiyun compatible = "fsl,mpc5200-cdm"; 51*4882a593Smuzhiyun reg = <0x200 0x38>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun mpc5200_pic: interrupt-controller@500 { 55*4882a593Smuzhiyun // 5200 interrupts are encoded into two levels; 56*4882a593Smuzhiyun interrupt-controller; 57*4882a593Smuzhiyun #interrupt-cells = <3>; 58*4882a593Smuzhiyun compatible = "fsl,mpc5200-pic"; 59*4882a593Smuzhiyun reg = <0x500 0x80>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun timer@600 { // General Purpose Timer 63*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpt"; 64*4882a593Smuzhiyun reg = <0x600 0x10>; 65*4882a593Smuzhiyun interrupts = <1 9 0>; 66*4882a593Smuzhiyun fsl,has-wdt; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun can@900 { 70*4882a593Smuzhiyun compatible = "fsl,mpc5200-mscan"; 71*4882a593Smuzhiyun interrupts = <2 17 0>; 72*4882a593Smuzhiyun reg = <0x900 0x80>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun can@980 { 76*4882a593Smuzhiyun compatible = "fsl,mpc5200-mscan"; 77*4882a593Smuzhiyun interrupts = <2 18 0>; 78*4882a593Smuzhiyun reg = <0x980 0x80>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun gpio_simple: gpio@b00 { 82*4882a593Smuzhiyun compatible = "fsl,mpc5200-gpio"; 83*4882a593Smuzhiyun reg = <0xb00 0x40>; 84*4882a593Smuzhiyun interrupts = <1 7 0>; 85*4882a593Smuzhiyun gpio-controller; 86*4882a593Smuzhiyun #gpio-cells = <2>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun usb@1000 { 90*4882a593Smuzhiyun compatible = "fsl,mpc5200-ohci","ohci-be"; 91*4882a593Smuzhiyun reg = <0x1000 0xff>; 92*4882a593Smuzhiyun interrupts = <2 6 0>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun dma-controller@1200 { 96*4882a593Smuzhiyun compatible = "fsl,mpc5200-bestcomm"; 97*4882a593Smuzhiyun reg = <0x1200 0x80>; 98*4882a593Smuzhiyun interrupts = <3 0 0 3 1 0 3 2 0 3 3 0 99*4882a593Smuzhiyun 3 4 0 3 5 0 3 6 0 3 7 0 100*4882a593Smuzhiyun 3 8 0 3 9 0 3 10 0 3 11 0 101*4882a593Smuzhiyun 3 12 0 3 13 0 3 14 0 3 15 0>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun xlb@1f00 { 105*4882a593Smuzhiyun compatible = "fsl,mpc5200-xlb"; 106*4882a593Smuzhiyun reg = <0x1f00 0x100>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun serial@2000 { // PSC1 110*4882a593Smuzhiyun compatible = "fsl,mpc5200-psc-uart"; 111*4882a593Smuzhiyun reg = <0x2000 0x100>; 112*4882a593Smuzhiyun interrupts = <2 1 0>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun serial@2200 { // PSC2 116*4882a593Smuzhiyun compatible = "fsl,mpc5200-psc-uart"; 117*4882a593Smuzhiyun reg = <0x2200 0x100>; 118*4882a593Smuzhiyun interrupts = <2 2 0>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun serial@2400 { // PSC3 122*4882a593Smuzhiyun compatible = "fsl,mpc5200-psc-uart"; 123*4882a593Smuzhiyun reg = <0x2400 0x100>; 124*4882a593Smuzhiyun interrupts = <2 3 0>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun ethernet@3000 { 128*4882a593Smuzhiyun compatible = "fsl,mpc5200-fec"; 129*4882a593Smuzhiyun reg = <0x3000 0x400>; 130*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 131*4882a593Smuzhiyun interrupts = <2 5 0>; 132*4882a593Smuzhiyun phy-handle = <&phy0>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun mdio@3000 { 136*4882a593Smuzhiyun #address-cells = <1>; 137*4882a593Smuzhiyun #size-cells = <0>; 138*4882a593Smuzhiyun compatible = "fsl,mpc5200-mdio"; 139*4882a593Smuzhiyun reg = <0x3000 0x400>; // fec range, since we need to setup fec interrupts 140*4882a593Smuzhiyun interrupts = <2 5 0>; // these are for "mii command finished", not link changes & co. 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun phy0: ethernet-phy@0 { 143*4882a593Smuzhiyun reg = <0>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun ata@3a00 { 148*4882a593Smuzhiyun compatible = "fsl,mpc5200-ata"; 149*4882a593Smuzhiyun reg = <0x3a00 0x100>; 150*4882a593Smuzhiyun interrupts = <2 7 0>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun i2c@3d40 { 154*4882a593Smuzhiyun #address-cells = <1>; 155*4882a593Smuzhiyun #size-cells = <0>; 156*4882a593Smuzhiyun compatible = "fsl,mpc5200-i2c","fsl-i2c"; 157*4882a593Smuzhiyun reg = <0x3d40 0x40>; 158*4882a593Smuzhiyun interrupts = <2 16 0>; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun rtc@68 { 161*4882a593Smuzhiyun compatible = "dallas,ds1307"; 162*4882a593Smuzhiyun reg = <0x68>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun sram@8000 { 167*4882a593Smuzhiyun compatible = "fsl,mpc5200-sram"; 168*4882a593Smuzhiyun reg = <0x8000 0x4000>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun localbus { 173*4882a593Smuzhiyun compatible = "fsl,mpc5200-lpb","simple-bus"; 174*4882a593Smuzhiyun #address-cells = <2>; 175*4882a593Smuzhiyun #size-cells = <1>; 176*4882a593Smuzhiyun ranges = <0 0 0xfc000000 0x02000000>; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun flash@0,0 { 179*4882a593Smuzhiyun compatible = "cfi-flash"; 180*4882a593Smuzhiyun reg = <0 0 0x02000000>; 181*4882a593Smuzhiyun bank-width = <4>; 182*4882a593Smuzhiyun device-width = <2>; 183*4882a593Smuzhiyun #size-cells = <1>; 184*4882a593Smuzhiyun #address-cells = <1>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun pci@f0000d00 { 189*4882a593Smuzhiyun #interrupt-cells = <1>; 190*4882a593Smuzhiyun #size-cells = <2>; 191*4882a593Smuzhiyun #address-cells = <3>; 192*4882a593Smuzhiyun device_type = "pci"; 193*4882a593Smuzhiyun compatible = "fsl,mpc5200-pci"; 194*4882a593Smuzhiyun reg = <0xf0000d00 0x100>; 195*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 196*4882a593Smuzhiyun interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 197*4882a593Smuzhiyun 0xc000 0 0 2 &mpc5200_pic 0 0 3 198*4882a593Smuzhiyun 0xc000 0 0 3 &mpc5200_pic 0 0 3 199*4882a593Smuzhiyun 0xc000 0 0 4 &mpc5200_pic 0 0 3>; 200*4882a593Smuzhiyun clock-frequency = <0>; // From boot loader 201*4882a593Smuzhiyun interrupts = <2 8 0 2 9 0 2 10 0>; 202*4882a593Smuzhiyun bus-range = <0 0>; 203*4882a593Smuzhiyun ranges = <0x42000000 0 0x80000000 0x80000000 0 0x10000000 204*4882a593Smuzhiyun 0x02000000 0 0x90000000 0x90000000 0 0x10000000 205*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xa0000000 0 0x01000000>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun}; 208