1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for IBM/AMCC Taishan 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2007 IBM Corp. 5*4882a593Smuzhiyun * Hugh Blemings <hugh@au.ibm.com> based off code by 6*4882a593Smuzhiyun * Josh Boyer <jwboyer@linux.vnet.ibm.com>, David Gibson <dwg@au1.ibm.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public 9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without 10*4882a593Smuzhiyun * any warranty of any kind, whether express or implied. 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun/dts-v1/; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <1>; 18*4882a593Smuzhiyun model = "amcc,taishan"; 19*4882a593Smuzhiyun compatible = "amcc,taishan"; 20*4882a593Smuzhiyun dcr-parent = <&{/cpus/cpu@0}>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun ethernet0 = &EMAC2; 24*4882a593Smuzhiyun ethernet1 = &EMAC3; 25*4882a593Smuzhiyun serial0 = &UART0; 26*4882a593Smuzhiyun serial1 = &UART1; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun cpus { 30*4882a593Smuzhiyun #address-cells = <1>; 31*4882a593Smuzhiyun #size-cells = <0>; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun cpu@0 { 34*4882a593Smuzhiyun device_type = "cpu"; 35*4882a593Smuzhiyun model = "PowerPC,440GX"; 36*4882a593Smuzhiyun reg = <0x00000000>; 37*4882a593Smuzhiyun clock-frequency = <800000000>; // 800MHz 38*4882a593Smuzhiyun timebase-frequency = <0>; // Filled in by zImage 39*4882a593Smuzhiyun i-cache-line-size = <50>; 40*4882a593Smuzhiyun d-cache-line-size = <50>; 41*4882a593Smuzhiyun i-cache-size = <32768>; /* 32 kB */ 42*4882a593Smuzhiyun d-cache-size = <32768>; /* 32 kB */ 43*4882a593Smuzhiyun dcr-controller; 44*4882a593Smuzhiyun dcr-access-method = "native"; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun memory { 49*4882a593Smuzhiyun device_type = "memory"; 50*4882a593Smuzhiyun reg = <0x00000000 0x00000000 0x00000000>; // Filled in by zImage 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun UICB0: interrupt-controller-base { 55*4882a593Smuzhiyun compatible = "ibm,uic-440gx", "ibm,uic"; 56*4882a593Smuzhiyun interrupt-controller; 57*4882a593Smuzhiyun cell-index = <3>; 58*4882a593Smuzhiyun dcr-reg = <0x200 0x009>; 59*4882a593Smuzhiyun #address-cells = <0>; 60*4882a593Smuzhiyun #size-cells = <0>; 61*4882a593Smuzhiyun #interrupt-cells = <2>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun UIC0: interrupt-controller0 { 66*4882a593Smuzhiyun compatible = "ibm,uic-440gx", "ibm,uic"; 67*4882a593Smuzhiyun interrupt-controller; 68*4882a593Smuzhiyun cell-index = <0>; 69*4882a593Smuzhiyun dcr-reg = <0x0c0 0x009>; 70*4882a593Smuzhiyun #address-cells = <0>; 71*4882a593Smuzhiyun #size-cells = <0>; 72*4882a593Smuzhiyun #interrupt-cells = <2>; 73*4882a593Smuzhiyun interrupts = <0x1 0x4 0x0 0x4>; /* cascade - first non-critical */ 74*4882a593Smuzhiyun interrupt-parent = <&UICB0>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun UIC1: interrupt-controller1 { 79*4882a593Smuzhiyun compatible = "ibm,uic-440gx", "ibm,uic"; 80*4882a593Smuzhiyun interrupt-controller; 81*4882a593Smuzhiyun cell-index = <1>; 82*4882a593Smuzhiyun dcr-reg = <0x0d0 0x009>; 83*4882a593Smuzhiyun #address-cells = <0>; 84*4882a593Smuzhiyun #size-cells = <0>; 85*4882a593Smuzhiyun #interrupt-cells = <2>; 86*4882a593Smuzhiyun interrupts = <0x3 0x4 0x2 0x4>; /* cascade */ 87*4882a593Smuzhiyun interrupt-parent = <&UICB0>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun UIC2: interrupt-controller2 { 91*4882a593Smuzhiyun compatible = "ibm,uic-440gx", "ibm,uic"; 92*4882a593Smuzhiyun interrupt-controller; 93*4882a593Smuzhiyun cell-index = <2>; /* was 1 */ 94*4882a593Smuzhiyun dcr-reg = <0x210 0x009>; 95*4882a593Smuzhiyun #address-cells = <0>; 96*4882a593Smuzhiyun #size-cells = <0>; 97*4882a593Smuzhiyun #interrupt-cells = <2>; 98*4882a593Smuzhiyun interrupts = <0x5 0x4 0x4 0x4>; /* cascade */ 99*4882a593Smuzhiyun interrupt-parent = <&UICB0>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun CPC0: cpc { 104*4882a593Smuzhiyun compatible = "ibm,cpc-440gp"; 105*4882a593Smuzhiyun dcr-reg = <0x0b0 0x003 0x0e0 0x010>; 106*4882a593Smuzhiyun // FIXME: anything else? 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun L2C0: l2c { 110*4882a593Smuzhiyun compatible = "ibm,l2-cache-440gx", "ibm,l2-cache"; 111*4882a593Smuzhiyun dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */ 112*4882a593Smuzhiyun 0x030 0x008>; /* L2 cache DCR's */ 113*4882a593Smuzhiyun cache-line-size = <32>; /* 32 bytes */ 114*4882a593Smuzhiyun cache-size = <262144>; /* L2, 256K */ 115*4882a593Smuzhiyun interrupt-parent = <&UIC2>; 116*4882a593Smuzhiyun interrupts = <0x17 0x1>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun plb { 120*4882a593Smuzhiyun compatible = "ibm,plb-440gx", "ibm,plb4"; 121*4882a593Smuzhiyun #address-cells = <2>; 122*4882a593Smuzhiyun #size-cells = <1>; 123*4882a593Smuzhiyun ranges; 124*4882a593Smuzhiyun clock-frequency = <160000000>; // 160MHz 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun SDRAM0: memory-controller { 127*4882a593Smuzhiyun compatible = "ibm,sdram-440gp"; 128*4882a593Smuzhiyun dcr-reg = <0x010 0x002>; 129*4882a593Smuzhiyun // FIXME: anything else? 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun SRAM0: sram { 133*4882a593Smuzhiyun compatible = "ibm,sram-440gp"; 134*4882a593Smuzhiyun dcr-reg = <0x020 0x008 0x00a 0x001>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun DMA0: dma { 138*4882a593Smuzhiyun // FIXME: ??? 139*4882a593Smuzhiyun compatible = "ibm,dma-440gp"; 140*4882a593Smuzhiyun dcr-reg = <0x100 0x027>; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun MAL0: mcmal { 144*4882a593Smuzhiyun compatible = "ibm,mcmal-440gx", "ibm,mcmal2"; 145*4882a593Smuzhiyun dcr-reg = <0x180 0x062>; 146*4882a593Smuzhiyun num-tx-chans = <4>; 147*4882a593Smuzhiyun num-rx-chans = <4>; 148*4882a593Smuzhiyun interrupt-parent = <&MAL0>; 149*4882a593Smuzhiyun interrupts = <0x0 0x1 0x2 0x3 0x4>; 150*4882a593Smuzhiyun #interrupt-cells = <1>; 151*4882a593Smuzhiyun #address-cells = <0>; 152*4882a593Smuzhiyun #size-cells = <0>; 153*4882a593Smuzhiyun interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4 154*4882a593Smuzhiyun /*RXEOB*/ 0x1 &UIC0 0xb 0x4 155*4882a593Smuzhiyun /*SERR*/ 0x2 &UIC1 0x0 0x4 156*4882a593Smuzhiyun /*TXDE*/ 0x3 &UIC1 0x1 0x4 157*4882a593Smuzhiyun /*RXDE*/ 0x4 &UIC1 0x2 0x4>; 158*4882a593Smuzhiyun interrupt-map-mask = <0xffffffff>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun POB0: opb { 162*4882a593Smuzhiyun compatible = "ibm,opb-440gx", "ibm,opb"; 163*4882a593Smuzhiyun #address-cells = <1>; 164*4882a593Smuzhiyun #size-cells = <1>; 165*4882a593Smuzhiyun /* Wish there was a nicer way of specifying a full 32-bit 166*4882a593Smuzhiyun range */ 167*4882a593Smuzhiyun ranges = <0x00000000 0x00000001 0x00000000 0x80000000 168*4882a593Smuzhiyun 0x80000000 0x00000001 0x80000000 0x80000000>; 169*4882a593Smuzhiyun dcr-reg = <0x090 0x00b>; 170*4882a593Smuzhiyun interrupt-parent = <&UIC1>; 171*4882a593Smuzhiyun interrupts = <0x7 0x4>; 172*4882a593Smuzhiyun clock-frequency = <80000000>; // 80MHz 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun EBC0: ebc { 176*4882a593Smuzhiyun compatible = "ibm,ebc-440gx", "ibm,ebc"; 177*4882a593Smuzhiyun dcr-reg = <0x012 0x002>; 178*4882a593Smuzhiyun #address-cells = <2>; 179*4882a593Smuzhiyun #size-cells = <1>; 180*4882a593Smuzhiyun clock-frequency = <80000000>; // 80MHz 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* ranges property is supplied by zImage 183*4882a593Smuzhiyun * based on firmware's configuration of the 184*4882a593Smuzhiyun * EBC bridge */ 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun interrupts = <0x5 0x4>; 187*4882a593Smuzhiyun interrupt-parent = <&UIC1>; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun nor_flash@0,0 { 190*4882a593Smuzhiyun compatible = "cfi-flash"; 191*4882a593Smuzhiyun bank-width = <4>; 192*4882a593Smuzhiyun device-width = <2>; 193*4882a593Smuzhiyun reg = <0x0 0x0 0x4000000>; 194*4882a593Smuzhiyun #address-cells = <1>; 195*4882a593Smuzhiyun #size-cells = <1>; 196*4882a593Smuzhiyun partition@0 { 197*4882a593Smuzhiyun label = "kernel"; 198*4882a593Smuzhiyun reg = <0x0 0x180000>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun partition@180000 { 201*4882a593Smuzhiyun label = "root"; 202*4882a593Smuzhiyun reg = <0x180000 0x200000>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun partition@380000 { 205*4882a593Smuzhiyun label = "user"; 206*4882a593Smuzhiyun reg = <0x380000 0x3bc0000>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun partition@3f40000 { 209*4882a593Smuzhiyun label = "env"; 210*4882a593Smuzhiyun reg = <0x3f40000 0x80000>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun partition@3fc0000 { 213*4882a593Smuzhiyun label = "u-boot"; 214*4882a593Smuzhiyun reg = <0x3fc0000 0x40000>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun UART0: serial@40000200 { 222*4882a593Smuzhiyun device_type = "serial"; 223*4882a593Smuzhiyun compatible = "ns16550"; 224*4882a593Smuzhiyun reg = <0x40000200 0x00000008>; 225*4882a593Smuzhiyun virtual-reg = <0xe0000200>; 226*4882a593Smuzhiyun clock-frequency = <11059200>; 227*4882a593Smuzhiyun current-speed = <115200>; /* 115200 */ 228*4882a593Smuzhiyun interrupt-parent = <&UIC0>; 229*4882a593Smuzhiyun interrupts = <0x0 0x4>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun UART1: serial@40000300 { 233*4882a593Smuzhiyun device_type = "serial"; 234*4882a593Smuzhiyun compatible = "ns16550"; 235*4882a593Smuzhiyun reg = <0x40000300 0x00000008>; 236*4882a593Smuzhiyun virtual-reg = <0xe0000300>; 237*4882a593Smuzhiyun clock-frequency = <11059200>; 238*4882a593Smuzhiyun current-speed = <115200>; /* 115200 */ 239*4882a593Smuzhiyun interrupt-parent = <&UIC0>; 240*4882a593Smuzhiyun interrupts = <0x1 0x4>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun IIC0: i2c@40000400 { 244*4882a593Smuzhiyun /* FIXME */ 245*4882a593Smuzhiyun compatible = "ibm,iic-440gp", "ibm,iic"; 246*4882a593Smuzhiyun reg = <0x40000400 0x00000014>; 247*4882a593Smuzhiyun interrupt-parent = <&UIC0>; 248*4882a593Smuzhiyun interrupts = <0x2 0x4>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun IIC1: i2c@40000500 { 251*4882a593Smuzhiyun /* FIXME */ 252*4882a593Smuzhiyun compatible = "ibm,iic-440gp", "ibm,iic"; 253*4882a593Smuzhiyun reg = <0x40000500 0x00000014>; 254*4882a593Smuzhiyun interrupt-parent = <&UIC0>; 255*4882a593Smuzhiyun interrupts = <0x3 0x4>; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun GPIO0: gpio@40000700 { 259*4882a593Smuzhiyun /* FIXME */ 260*4882a593Smuzhiyun compatible = "ibm,gpio-440gp"; 261*4882a593Smuzhiyun reg = <0x40000700 0x00000020>; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun ZMII0: emac-zmii@40000780 { 265*4882a593Smuzhiyun compatible = "ibm,zmii-440gx", "ibm,zmii"; 266*4882a593Smuzhiyun reg = <0x40000780 0x0000000c>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun RGMII0: emac-rgmii@40000790 { 270*4882a593Smuzhiyun compatible = "ibm,rgmii"; 271*4882a593Smuzhiyun reg = <0x40000790 0x00000008>; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun TAH0: emac-tah@40000b50 { 275*4882a593Smuzhiyun compatible = "ibm,tah-440gx", "ibm,tah"; 276*4882a593Smuzhiyun reg = <0x40000b50 0x00000030>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun TAH1: emac-tah@40000d50 { 280*4882a593Smuzhiyun compatible = "ibm,tah-440gx", "ibm,tah"; 281*4882a593Smuzhiyun reg = <0x40000d50 0x00000030>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun EMAC0: ethernet@40000800 { 285*4882a593Smuzhiyun unused = <0x1>; 286*4882a593Smuzhiyun device_type = "network"; 287*4882a593Smuzhiyun compatible = "ibm,emac-440gx", "ibm,emac4"; 288*4882a593Smuzhiyun interrupt-parent = <&UIC1>; 289*4882a593Smuzhiyun interrupts = <0x1c 0x4 0x1d 0x4>; 290*4882a593Smuzhiyun reg = <0x40000800 0x00000074>; 291*4882a593Smuzhiyun local-mac-address = [000000000000]; // Filled in by zImage 292*4882a593Smuzhiyun mal-device = <&MAL0>; 293*4882a593Smuzhiyun mal-tx-channel = <0>; 294*4882a593Smuzhiyun mal-rx-channel = <0>; 295*4882a593Smuzhiyun cell-index = <0>; 296*4882a593Smuzhiyun max-frame-size = <1500>; 297*4882a593Smuzhiyun rx-fifo-size = <4096>; 298*4882a593Smuzhiyun tx-fifo-size = <2048>; 299*4882a593Smuzhiyun phy-mode = "rmii"; 300*4882a593Smuzhiyun phy-map = <0x00000001>; 301*4882a593Smuzhiyun zmii-device = <&ZMII0>; 302*4882a593Smuzhiyun zmii-channel = <0>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun EMAC1: ethernet@40000900 { 305*4882a593Smuzhiyun unused = <0x1>; 306*4882a593Smuzhiyun device_type = "network"; 307*4882a593Smuzhiyun compatible = "ibm,emac-440gx", "ibm,emac4"; 308*4882a593Smuzhiyun interrupt-parent = <&UIC1>; 309*4882a593Smuzhiyun interrupts = <0x1e 0x4 0x1f 0x4>; 310*4882a593Smuzhiyun reg = <0x40000900 0x00000074>; 311*4882a593Smuzhiyun local-mac-address = [000000000000]; // Filled in by zImage 312*4882a593Smuzhiyun mal-device = <&MAL0>; 313*4882a593Smuzhiyun mal-tx-channel = <1>; 314*4882a593Smuzhiyun mal-rx-channel = <1>; 315*4882a593Smuzhiyun cell-index = <1>; 316*4882a593Smuzhiyun max-frame-size = <1500>; 317*4882a593Smuzhiyun rx-fifo-size = <4096>; 318*4882a593Smuzhiyun tx-fifo-size = <2048>; 319*4882a593Smuzhiyun phy-mode = "rmii"; 320*4882a593Smuzhiyun phy-map = <0x00000001>; 321*4882a593Smuzhiyun zmii-device = <&ZMII0>; 322*4882a593Smuzhiyun zmii-channel = <1>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun EMAC2: ethernet@40000c00 { 326*4882a593Smuzhiyun device_type = "network"; 327*4882a593Smuzhiyun compatible = "ibm,emac-440gx", "ibm,emac4"; 328*4882a593Smuzhiyun interrupt-parent = <&UIC2>; 329*4882a593Smuzhiyun interrupts = <0x0 0x4 0x1 0x4>; 330*4882a593Smuzhiyun reg = <0x40000c00 0x00000074>; 331*4882a593Smuzhiyun local-mac-address = [000000000000]; // Filled in by zImage 332*4882a593Smuzhiyun mal-device = <&MAL0>; 333*4882a593Smuzhiyun mal-tx-channel = <2>; 334*4882a593Smuzhiyun mal-rx-channel = <2>; 335*4882a593Smuzhiyun cell-index = <2>; 336*4882a593Smuzhiyun max-frame-size = <9000>; 337*4882a593Smuzhiyun rx-fifo-size = <4096>; 338*4882a593Smuzhiyun tx-fifo-size = <2048>; 339*4882a593Smuzhiyun phy-mode = "rgmii"; 340*4882a593Smuzhiyun phy-address = <1>; 341*4882a593Smuzhiyun rgmii-device = <&RGMII0>; 342*4882a593Smuzhiyun rgmii-channel = <0>; 343*4882a593Smuzhiyun zmii-device = <&ZMII0>; 344*4882a593Smuzhiyun zmii-channel = <2>; 345*4882a593Smuzhiyun tah-device = <&TAH0>; 346*4882a593Smuzhiyun tah-channel = <0>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun EMAC3: ethernet@40000e00 { 350*4882a593Smuzhiyun device_type = "network"; 351*4882a593Smuzhiyun compatible = "ibm,emac-440gx", "ibm,emac4"; 352*4882a593Smuzhiyun interrupt-parent = <&UIC2>; 353*4882a593Smuzhiyun interrupts = <0x2 0x4 0x3 0x4>; 354*4882a593Smuzhiyun reg = <0x40000e00 0x00000074>; 355*4882a593Smuzhiyun local-mac-address = [000000000000]; // Filled in by zImage 356*4882a593Smuzhiyun mal-device = <&MAL0>; 357*4882a593Smuzhiyun mal-tx-channel = <3>; 358*4882a593Smuzhiyun mal-rx-channel = <3>; 359*4882a593Smuzhiyun cell-index = <3>; 360*4882a593Smuzhiyun max-frame-size = <9000>; 361*4882a593Smuzhiyun rx-fifo-size = <4096>; 362*4882a593Smuzhiyun tx-fifo-size = <2048>; 363*4882a593Smuzhiyun phy-mode = "rgmii"; 364*4882a593Smuzhiyun phy-address = <3>; 365*4882a593Smuzhiyun rgmii-device = <&RGMII0>; 366*4882a593Smuzhiyun rgmii-channel = <1>; 367*4882a593Smuzhiyun zmii-device = <&ZMII0>; 368*4882a593Smuzhiyun zmii-channel = <3>; 369*4882a593Smuzhiyun tah-device = <&TAH1>; 370*4882a593Smuzhiyun tah-channel = <0>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun GPT0: gpt@40000a00 { 375*4882a593Smuzhiyun /* FIXME */ 376*4882a593Smuzhiyun reg = <0x40000a00 0x000000d4>; 377*4882a593Smuzhiyun interrupt-parent = <&UIC0>; 378*4882a593Smuzhiyun interrupts = <0x12 0x4 0x13 0x4 0x14 0x4 0x15 0x4 0x16 0x4>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun PCIX0: pci@20ec00000 { 384*4882a593Smuzhiyun device_type = "pci"; 385*4882a593Smuzhiyun #interrupt-cells = <1>; 386*4882a593Smuzhiyun #size-cells = <2>; 387*4882a593Smuzhiyun #address-cells = <3>; 388*4882a593Smuzhiyun compatible = "ibm,plb440gp-pcix", "ibm,plb-pcix"; 389*4882a593Smuzhiyun primary; 390*4882a593Smuzhiyun large-inbound-windows; 391*4882a593Smuzhiyun enable-msi-hole; 392*4882a593Smuzhiyun reg = <0x00000002 0x0ec00000 0x00000008 /* Config space access */ 393*4882a593Smuzhiyun 0x00000000 0x00000000 0x00000000 /* no IACK cycles */ 394*4882a593Smuzhiyun 0x00000002 0x0ed00000 0x00000004 /* Special cycles */ 395*4882a593Smuzhiyun 0x00000002 0x0ec80000 0x00000100 /* Internal registers */ 396*4882a593Smuzhiyun 0x00000002 0x0ec80100 0x000000fc>; /* Internal messaging registers */ 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun /* Outbound ranges, one memory and one IO, 399*4882a593Smuzhiyun * later cannot be changed 400*4882a593Smuzhiyun */ 401*4882a593Smuzhiyun ranges = <0x02000000 0x00000000 0x80000000 0x00000003 0x80000000 0x00000000 0x80000000 402*4882a593Smuzhiyun 0x01000000 0x00000000 0x00000000 0x00000002 0x08000000 0x00000000 0x00010000>; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun /* Inbound 2GB range starting at 0 */ 405*4882a593Smuzhiyun dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 408*4882a593Smuzhiyun interrupt-map = < 409*4882a593Smuzhiyun /* IDSEL 1 */ 410*4882a593Smuzhiyun 0x800 0x0 0x0 0x1 &UIC0 0x17 0x8 411*4882a593Smuzhiyun 0x800 0x0 0x0 0x2 &UIC0 0x18 0x8 412*4882a593Smuzhiyun 0x800 0x0 0x0 0x3 &UIC0 0x19 0x8 413*4882a593Smuzhiyun 0x800 0x0 0x0 0x4 &UIC0 0x1a 0x8 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* IDSEL 2 */ 416*4882a593Smuzhiyun 0x1000 0x0 0x0 0x1 &UIC0 0x18 0x8 417*4882a593Smuzhiyun 0x1000 0x0 0x0 0x2 &UIC0 0x19 0x8 418*4882a593Smuzhiyun 0x1000 0x0 0x0 0x3 &UIC0 0x1a 0x8 419*4882a593Smuzhiyun 0x1000 0x0 0x0 0x4 &UIC0 0x17 0x8 420*4882a593Smuzhiyun >; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun }; 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun chosen { 425*4882a593Smuzhiyun stdout-path = "/plb/opb/serial@40000300"; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun}; 428