xref: /OK3568_Linux_fs/kernel/arch/powerpc/boot/dts/stxssa8555.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * MPC8555-based STx GP3 Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2006, 2008 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2010 Silicon Turnkey Express LLC.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/dts-v1/;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "stx,gp3";
14*4882a593Smuzhiyun        compatible = "stx,gp3-8560", "stx,gp3";
15*4882a593Smuzhiyun	#address-cells = <1>;
16*4882a593Smuzhiyun	#size-cells = <1>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	aliases {
19*4882a593Smuzhiyun		ethernet0 = &enet0;
20*4882a593Smuzhiyun		ethernet1 = &enet1;
21*4882a593Smuzhiyun		serial0 = &serial0;
22*4882a593Smuzhiyun		serial1 = &serial1;
23*4882a593Smuzhiyun		pci0 = &pci0;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	cpus {
27*4882a593Smuzhiyun		#address-cells = <1>;
28*4882a593Smuzhiyun		#size-cells = <0>;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun		PowerPC,8555@0 {
31*4882a593Smuzhiyun			device_type = "cpu";
32*4882a593Smuzhiyun			reg = <0x0>;
33*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
34*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
35*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
36*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
37*4882a593Smuzhiyun			timebase-frequency = <0>;	//  33 MHz, from uboot
38*4882a593Smuzhiyun			bus-frequency = <0>;	// 166 MHz
39*4882a593Smuzhiyun			clock-frequency = <0>;	// 825 MHz, from uboot
40*4882a593Smuzhiyun			next-level-cache = <&L2>;
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	memory {
45*4882a593Smuzhiyun		device_type = "memory";
46*4882a593Smuzhiyun		reg = <0x00000000 0x10000000>;
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	soc8555@e0000000 {
50*4882a593Smuzhiyun		#address-cells = <1>;
51*4882a593Smuzhiyun		#size-cells = <1>;
52*4882a593Smuzhiyun		device_type = "soc";
53*4882a593Smuzhiyun		compatible = "simple-bus";
54*4882a593Smuzhiyun		ranges = <0x0 0xe0000000 0x100000>;
55*4882a593Smuzhiyun		bus-frequency = <0>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		ecm-law@0 {
58*4882a593Smuzhiyun			compatible = "fsl,ecm-law";
59*4882a593Smuzhiyun			reg = <0x0 0x1000>;
60*4882a593Smuzhiyun			fsl,num-laws = <8>;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		ecm@1000 {
64*4882a593Smuzhiyun			compatible = "fsl,mpc8555-ecm", "fsl,ecm";
65*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
66*4882a593Smuzhiyun			interrupts = <17 2>;
67*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		memory-controller@2000 {
71*4882a593Smuzhiyun			compatible = "fsl,mpc8555-memory-controller";
72*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
73*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
74*4882a593Smuzhiyun			interrupts = <18 2>;
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun		L2: l2-cache-controller@20000 {
78*4882a593Smuzhiyun			compatible = "fsl,mpc8555-l2-cache-controller";
79*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
80*4882a593Smuzhiyun			cache-line-size = <32>;	// 32 bytes
81*4882a593Smuzhiyun			cache-size = <0x40000>;	// L2, 256K
82*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
83*4882a593Smuzhiyun			interrupts = <16 2>;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		i2c@3000 {
87*4882a593Smuzhiyun			#address-cells = <1>;
88*4882a593Smuzhiyun			#size-cells = <0>;
89*4882a593Smuzhiyun			cell-index = <0>;
90*4882a593Smuzhiyun			compatible = "fsl-i2c";
91*4882a593Smuzhiyun			reg = <0x3000 0x100>;
92*4882a593Smuzhiyun			interrupts = <43 2>;
93*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
94*4882a593Smuzhiyun			dfsrr;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		dma@21300 {
98*4882a593Smuzhiyun			#address-cells = <1>;
99*4882a593Smuzhiyun			#size-cells = <1>;
100*4882a593Smuzhiyun			compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
101*4882a593Smuzhiyun			reg = <0x21300 0x4>;
102*4882a593Smuzhiyun			ranges = <0x0 0x21100 0x200>;
103*4882a593Smuzhiyun			cell-index = <0>;
104*4882a593Smuzhiyun			dma-channel@0 {
105*4882a593Smuzhiyun				compatible = "fsl,mpc8555-dma-channel",
106*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
107*4882a593Smuzhiyun				reg = <0x0 0x80>;
108*4882a593Smuzhiyun				cell-index = <0>;
109*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
110*4882a593Smuzhiyun				interrupts = <20 2>;
111*4882a593Smuzhiyun			};
112*4882a593Smuzhiyun			dma-channel@80 {
113*4882a593Smuzhiyun				compatible = "fsl,mpc8555-dma-channel",
114*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
115*4882a593Smuzhiyun				reg = <0x80 0x80>;
116*4882a593Smuzhiyun				cell-index = <1>;
117*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
118*4882a593Smuzhiyun				interrupts = <21 2>;
119*4882a593Smuzhiyun			};
120*4882a593Smuzhiyun			dma-channel@100 {
121*4882a593Smuzhiyun				compatible = "fsl,mpc8555-dma-channel",
122*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
123*4882a593Smuzhiyun				reg = <0x100 0x80>;
124*4882a593Smuzhiyun				cell-index = <2>;
125*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
126*4882a593Smuzhiyun				interrupts = <22 2>;
127*4882a593Smuzhiyun			};
128*4882a593Smuzhiyun			dma-channel@180 {
129*4882a593Smuzhiyun				compatible = "fsl,mpc8555-dma-channel",
130*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
131*4882a593Smuzhiyun				reg = <0x180 0x80>;
132*4882a593Smuzhiyun				cell-index = <3>;
133*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
134*4882a593Smuzhiyun				interrupts = <23 2>;
135*4882a593Smuzhiyun			};
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		enet0: ethernet@24000 {
139*4882a593Smuzhiyun			#address-cells = <1>;
140*4882a593Smuzhiyun			#size-cells = <1>;
141*4882a593Smuzhiyun			cell-index = <0>;
142*4882a593Smuzhiyun			device_type = "network";
143*4882a593Smuzhiyun			model = "TSEC";
144*4882a593Smuzhiyun			compatible = "gianfar";
145*4882a593Smuzhiyun			reg = <0x24000 0x1000>;
146*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
147*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
148*4882a593Smuzhiyun			interrupts = <29 2 30 2 34 2>;
149*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
150*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
151*4882a593Smuzhiyun			phy-handle = <&phy0>;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun			mdio@520 {
154*4882a593Smuzhiyun				#address-cells = <1>;
155*4882a593Smuzhiyun				#size-cells = <0>;
156*4882a593Smuzhiyun				compatible = "fsl,gianfar-mdio";
157*4882a593Smuzhiyun				reg = <0x520 0x20>;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun				phy0: ethernet-phy@2 {
160*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
161*4882a593Smuzhiyun					interrupts = <5 1>;
162*4882a593Smuzhiyun					reg = <0x2>;
163*4882a593Smuzhiyun				};
164*4882a593Smuzhiyun				phy1: ethernet-phy@4 {
165*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
166*4882a593Smuzhiyun					interrupts = <5 1>;
167*4882a593Smuzhiyun					reg = <0x4>;
168*4882a593Smuzhiyun				};
169*4882a593Smuzhiyun				tbi0: tbi-phy@11 {
170*4882a593Smuzhiyun					reg = <0x11>;
171*4882a593Smuzhiyun					device_type = "tbi-phy";
172*4882a593Smuzhiyun				};
173*4882a593Smuzhiyun			};
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun		enet1: ethernet@25000 {
177*4882a593Smuzhiyun			#address-cells = <1>;
178*4882a593Smuzhiyun			#size-cells = <1>;
179*4882a593Smuzhiyun			cell-index = <1>;
180*4882a593Smuzhiyun			device_type = "network";
181*4882a593Smuzhiyun			model = "TSEC";
182*4882a593Smuzhiyun			compatible = "gianfar";
183*4882a593Smuzhiyun			reg = <0x25000 0x1000>;
184*4882a593Smuzhiyun			ranges = <0x0 0x25000 0x1000>;
185*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
186*4882a593Smuzhiyun			interrupts = <35 2 36 2 40 2>;
187*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
188*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
189*4882a593Smuzhiyun			phy-handle = <&phy1>;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun			mdio@520 {
192*4882a593Smuzhiyun				#address-cells = <1>;
193*4882a593Smuzhiyun				#size-cells = <0>;
194*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
195*4882a593Smuzhiyun				reg = <0x520 0x20>;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun				tbi1: tbi-phy@11 {
198*4882a593Smuzhiyun					reg = <0x11>;
199*4882a593Smuzhiyun					device_type = "tbi-phy";
200*4882a593Smuzhiyun				};
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		serial0: serial@4500 {
205*4882a593Smuzhiyun			cell-index = <0>;
206*4882a593Smuzhiyun			device_type = "serial";
207*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
208*4882a593Smuzhiyun			reg = <0x4500 0x100>; 	// reg base, size
209*4882a593Smuzhiyun			clock-frequency = <0>; 	// should we fill in in uboot?
210*4882a593Smuzhiyun			interrupts = <42 2>;
211*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
212*4882a593Smuzhiyun		};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun		serial1: serial@4600 {
215*4882a593Smuzhiyun			cell-index = <1>;
216*4882a593Smuzhiyun			device_type = "serial";
217*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
218*4882a593Smuzhiyun			reg = <0x4600 0x100>;	// reg base, size
219*4882a593Smuzhiyun			clock-frequency = <0>; 	// should we fill in in uboot?
220*4882a593Smuzhiyun			interrupts = <42 2>;
221*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
222*4882a593Smuzhiyun		};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun		crypto@30000 {
225*4882a593Smuzhiyun			compatible = "fsl,sec2.0";
226*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
227*4882a593Smuzhiyun			interrupts = <45 2>;
228*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
229*4882a593Smuzhiyun			fsl,num-channels = <4>;
230*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
231*4882a593Smuzhiyun			fsl,exec-units-mask = <0x7e>;
232*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x01010ebf>;
233*4882a593Smuzhiyun		};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun		mpic: pic@40000 {
236*4882a593Smuzhiyun			interrupt-controller;
237*4882a593Smuzhiyun			#address-cells = <0>;
238*4882a593Smuzhiyun			#interrupt-cells = <2>;
239*4882a593Smuzhiyun			reg = <0x40000 0x40000>;
240*4882a593Smuzhiyun			compatible = "chrp,open-pic";
241*4882a593Smuzhiyun			device_type = "open-pic";
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun		cpm@919c0 {
245*4882a593Smuzhiyun			#address-cells = <1>;
246*4882a593Smuzhiyun			#size-cells = <1>;
247*4882a593Smuzhiyun			compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
248*4882a593Smuzhiyun			reg = <0x919c0 0x30>;
249*4882a593Smuzhiyun			ranges;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun			muram@80000 {
252*4882a593Smuzhiyun				#address-cells = <1>;
253*4882a593Smuzhiyun				#size-cells = <1>;
254*4882a593Smuzhiyun				ranges = <0x0 0x80000 0x10000>;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun				data@0 {
257*4882a593Smuzhiyun					compatible = "fsl,cpm-muram-data";
258*4882a593Smuzhiyun					reg = <0x0 0x2000 0x9000 0x1000>;
259*4882a593Smuzhiyun				};
260*4882a593Smuzhiyun			};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun			brg@919f0 {
263*4882a593Smuzhiyun				compatible = "fsl,mpc8555-brg",
264*4882a593Smuzhiyun				             "fsl,cpm2-brg",
265*4882a593Smuzhiyun				             "fsl,cpm-brg";
266*4882a593Smuzhiyun				reg = <0x919f0 0x10 0x915f0 0x10>;
267*4882a593Smuzhiyun			};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun			cpmpic: pic@90c00 {
270*4882a593Smuzhiyun				interrupt-controller;
271*4882a593Smuzhiyun				#address-cells = <0>;
272*4882a593Smuzhiyun				#interrupt-cells = <2>;
273*4882a593Smuzhiyun				interrupts = <46 2>;
274*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
275*4882a593Smuzhiyun				reg = <0x90c00 0x80>;
276*4882a593Smuzhiyun				compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
277*4882a593Smuzhiyun			};
278*4882a593Smuzhiyun		};
279*4882a593Smuzhiyun	};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun	pci0: pci@e0008000 {
282*4882a593Smuzhiyun		interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
283*4882a593Smuzhiyun		interrupt-map = <
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			/* IDSEL 0x10 */
286*4882a593Smuzhiyun			0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
287*4882a593Smuzhiyun			0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
288*4882a593Smuzhiyun			0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
289*4882a593Smuzhiyun			0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun			/* IDSEL 0x11 */
292*4882a593Smuzhiyun			0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
293*4882a593Smuzhiyun			0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
294*4882a593Smuzhiyun			0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
295*4882a593Smuzhiyun			0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun			/* IDSEL 0x12 (Slot 1) */
298*4882a593Smuzhiyun			0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
299*4882a593Smuzhiyun			0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
300*4882a593Smuzhiyun			0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
301*4882a593Smuzhiyun			0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun			/* IDSEL 0x13 (Slot 2) */
304*4882a593Smuzhiyun			0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
305*4882a593Smuzhiyun			0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
306*4882a593Smuzhiyun			0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
307*4882a593Smuzhiyun			0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun			/* IDSEL 0x14 (Slot 3) */
310*4882a593Smuzhiyun			0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
311*4882a593Smuzhiyun			0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
312*4882a593Smuzhiyun			0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
313*4882a593Smuzhiyun			0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun			/* IDSEL 0x15 (Slot 4) */
316*4882a593Smuzhiyun			0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
317*4882a593Smuzhiyun			0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
318*4882a593Smuzhiyun			0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
319*4882a593Smuzhiyun			0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun			/* Bus 1 (Tundra Bridge) */
322*4882a593Smuzhiyun			/* IDSEL 0x12 (ISA bridge) */
323*4882a593Smuzhiyun			0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
324*4882a593Smuzhiyun			0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
325*4882a593Smuzhiyun			0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
326*4882a593Smuzhiyun			0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
327*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
328*4882a593Smuzhiyun		interrupts = <24 2>;
329*4882a593Smuzhiyun		bus-range = <0 0>;
330*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
331*4882a593Smuzhiyun			  0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
332*4882a593Smuzhiyun		clock-frequency = <66666666>;
333*4882a593Smuzhiyun		#interrupt-cells = <1>;
334*4882a593Smuzhiyun		#size-cells = <2>;
335*4882a593Smuzhiyun		#address-cells = <3>;
336*4882a593Smuzhiyun		reg = <0xe0008000 0x1000>;
337*4882a593Smuzhiyun		compatible = "fsl,mpc8540-pci";
338*4882a593Smuzhiyun		device_type = "pci";
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		i8259@19000 {
341*4882a593Smuzhiyun			interrupt-controller;
342*4882a593Smuzhiyun			device_type = "interrupt-controller";
343*4882a593Smuzhiyun			reg = <0x19000 0x0 0x0 0x0 0x1>;
344*4882a593Smuzhiyun			#address-cells = <0>;
345*4882a593Smuzhiyun			#interrupt-cells = <2>;
346*4882a593Smuzhiyun			compatible = "chrp,iic";
347*4882a593Smuzhiyun			interrupts = <1>;
348*4882a593Smuzhiyun			interrupt-parent = <&pci0>;
349*4882a593Smuzhiyun		};
350*4882a593Smuzhiyun	};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	pci1: pci@e0009000 {
353*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
354*4882a593Smuzhiyun		interrupt-map = <
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun			/* IDSEL 0x15 */
357*4882a593Smuzhiyun			0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
358*4882a593Smuzhiyun			0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
359*4882a593Smuzhiyun			0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
360*4882a593Smuzhiyun			0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
361*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
362*4882a593Smuzhiyun		interrupts = <25 2>;
363*4882a593Smuzhiyun		bus-range = <0 0>;
364*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
365*4882a593Smuzhiyun			  0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
366*4882a593Smuzhiyun		clock-frequency = <66666666>;
367*4882a593Smuzhiyun		#interrupt-cells = <1>;
368*4882a593Smuzhiyun		#size-cells = <2>;
369*4882a593Smuzhiyun		#address-cells = <3>;
370*4882a593Smuzhiyun		reg = <0xe0009000 0x1000>;
371*4882a593Smuzhiyun		compatible = "fsl,mpc8540-pci";
372*4882a593Smuzhiyun		device_type = "pci";
373*4882a593Smuzhiyun	};
374*4882a593Smuzhiyun};
375