1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * STX GP3 - 8560 ADS Device Tree Source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2008 Freescale Semiconductor Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "stx,gp3"; 12*4882a593Smuzhiyun compatible = "stx,gp3-8560", "stx,gp3"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun aliases { 17*4882a593Smuzhiyun ethernet0 = &enet0; 18*4882a593Smuzhiyun ethernet1 = &enet1; 19*4882a593Smuzhiyun serial0 = &serial0; 20*4882a593Smuzhiyun pci0 = &pci0; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun cpus { 24*4882a593Smuzhiyun #address-cells = <1>; 25*4882a593Smuzhiyun #size-cells = <0>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun PowerPC,8560@0 { 28*4882a593Smuzhiyun device_type = "cpu"; 29*4882a593Smuzhiyun reg = <0>; 30*4882a593Smuzhiyun d-cache-line-size = <32>; 31*4882a593Smuzhiyun i-cache-line-size = <32>; 32*4882a593Smuzhiyun d-cache-size = <32768>; 33*4882a593Smuzhiyun i-cache-size = <32768>; 34*4882a593Smuzhiyun timebase-frequency = <0>; 35*4882a593Smuzhiyun bus-frequency = <0>; 36*4882a593Smuzhiyun clock-frequency = <0>; 37*4882a593Smuzhiyun next-level-cache = <&L2>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun memory { 42*4882a593Smuzhiyun device_type = "memory"; 43*4882a593Smuzhiyun reg = <0x00000000 0x10000000>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun soc@fdf00000 { 47*4882a593Smuzhiyun #address-cells = <1>; 48*4882a593Smuzhiyun #size-cells = <1>; 49*4882a593Smuzhiyun device_type = "soc"; 50*4882a593Smuzhiyun ranges = <0 0xfdf00000 0x100000>; 51*4882a593Smuzhiyun bus-frequency = <0>; 52*4882a593Smuzhiyun compatible = "fsl,mpc8560-immr", "simple-bus"; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun ecm-law@0 { 55*4882a593Smuzhiyun compatible = "fsl,ecm-law"; 56*4882a593Smuzhiyun reg = <0x0 0x1000>; 57*4882a593Smuzhiyun fsl,num-laws = <8>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun ecm@1000 { 61*4882a593Smuzhiyun compatible = "fsl,mpc8560-ecm", "fsl,ecm"; 62*4882a593Smuzhiyun reg = <0x1000 0x1000>; 63*4882a593Smuzhiyun interrupts = <17 2>; 64*4882a593Smuzhiyun interrupt-parent = <&mpic>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun memory-controller@2000 { 68*4882a593Smuzhiyun compatible = "fsl,mpc8540-memory-controller"; 69*4882a593Smuzhiyun reg = <0x2000 0x1000>; 70*4882a593Smuzhiyun interrupt-parent = <&mpic>; 71*4882a593Smuzhiyun interrupts = <18 2>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun L2: l2-cache-controller@20000 { 75*4882a593Smuzhiyun compatible = "fsl,mpc8540-l2-cache-controller"; 76*4882a593Smuzhiyun reg = <0x20000 0x1000>; 77*4882a593Smuzhiyun cache-line-size = <32>; 78*4882a593Smuzhiyun cache-size = <0x40000>; // L2, 256K 79*4882a593Smuzhiyun interrupt-parent = <&mpic>; 80*4882a593Smuzhiyun interrupts = <16 2>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun i2c@3000 { 84*4882a593Smuzhiyun #address-cells = <1>; 85*4882a593Smuzhiyun #size-cells = <0>; 86*4882a593Smuzhiyun cell-index = <0>; 87*4882a593Smuzhiyun compatible = "fsl-i2c"; 88*4882a593Smuzhiyun reg = <0x3000 0x100>; 89*4882a593Smuzhiyun interrupts = <43 2>; 90*4882a593Smuzhiyun interrupt-parent = <&mpic>; 91*4882a593Smuzhiyun dfsrr; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun dma@21300 { 95*4882a593Smuzhiyun #address-cells = <1>; 96*4882a593Smuzhiyun #size-cells = <1>; 97*4882a593Smuzhiyun compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma"; 98*4882a593Smuzhiyun reg = <0x21300 0x4>; 99*4882a593Smuzhiyun ranges = <0x0 0x21100 0x200>; 100*4882a593Smuzhiyun cell-index = <0>; 101*4882a593Smuzhiyun dma-channel@0 { 102*4882a593Smuzhiyun compatible = "fsl,mpc8560-dma-channel", 103*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 104*4882a593Smuzhiyun reg = <0x0 0x80>; 105*4882a593Smuzhiyun cell-index = <0>; 106*4882a593Smuzhiyun interrupt-parent = <&mpic>; 107*4882a593Smuzhiyun interrupts = <20 2>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun dma-channel@80 { 110*4882a593Smuzhiyun compatible = "fsl,mpc8560-dma-channel", 111*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 112*4882a593Smuzhiyun reg = <0x80 0x80>; 113*4882a593Smuzhiyun cell-index = <1>; 114*4882a593Smuzhiyun interrupt-parent = <&mpic>; 115*4882a593Smuzhiyun interrupts = <21 2>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun dma-channel@100 { 118*4882a593Smuzhiyun compatible = "fsl,mpc8560-dma-channel", 119*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 120*4882a593Smuzhiyun reg = <0x100 0x80>; 121*4882a593Smuzhiyun cell-index = <2>; 122*4882a593Smuzhiyun interrupt-parent = <&mpic>; 123*4882a593Smuzhiyun interrupts = <22 2>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun dma-channel@180 { 126*4882a593Smuzhiyun compatible = "fsl,mpc8560-dma-channel", 127*4882a593Smuzhiyun "fsl,eloplus-dma-channel"; 128*4882a593Smuzhiyun reg = <0x180 0x80>; 129*4882a593Smuzhiyun cell-index = <3>; 130*4882a593Smuzhiyun interrupt-parent = <&mpic>; 131*4882a593Smuzhiyun interrupts = <23 2>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun enet0: ethernet@24000 { 136*4882a593Smuzhiyun #address-cells = <1>; 137*4882a593Smuzhiyun #size-cells = <1>; 138*4882a593Smuzhiyun cell-index = <0>; 139*4882a593Smuzhiyun device_type = "network"; 140*4882a593Smuzhiyun model = "TSEC"; 141*4882a593Smuzhiyun compatible = "gianfar"; 142*4882a593Smuzhiyun reg = <0x24000 0x1000>; 143*4882a593Smuzhiyun ranges = <0x0 0x24000 0x1000>; 144*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 145*4882a593Smuzhiyun interrupts = <29 2 30 2 34 2>; 146*4882a593Smuzhiyun interrupt-parent = <&mpic>; 147*4882a593Smuzhiyun tbi-handle = <&tbi0>; 148*4882a593Smuzhiyun phy-handle = <&phy2>; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun mdio@520 { 151*4882a593Smuzhiyun #address-cells = <1>; 152*4882a593Smuzhiyun #size-cells = <0>; 153*4882a593Smuzhiyun compatible = "fsl,gianfar-mdio"; 154*4882a593Smuzhiyun reg = <0x520 0x20>; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun phy2: ethernet-phy@2 { 157*4882a593Smuzhiyun interrupt-parent = <&mpic>; 158*4882a593Smuzhiyun interrupts = <5 4>; 159*4882a593Smuzhiyun reg = <2>; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun phy4: ethernet-phy@4 { 162*4882a593Smuzhiyun interrupt-parent = <&mpic>; 163*4882a593Smuzhiyun interrupts = <5 4>; 164*4882a593Smuzhiyun reg = <4>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun tbi0: tbi-phy@11 { 167*4882a593Smuzhiyun reg = <0x11>; 168*4882a593Smuzhiyun device_type = "tbi-phy"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun enet1: ethernet@25000 { 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <1>; 176*4882a593Smuzhiyun cell-index = <1>; 177*4882a593Smuzhiyun device_type = "network"; 178*4882a593Smuzhiyun model = "TSEC"; 179*4882a593Smuzhiyun compatible = "gianfar"; 180*4882a593Smuzhiyun reg = <0x25000 0x1000>; 181*4882a593Smuzhiyun ranges = <0x0 0x25000 0x1000>; 182*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 183*4882a593Smuzhiyun interrupts = <35 2 36 2 40 2>; 184*4882a593Smuzhiyun interrupt-parent = <&mpic>; 185*4882a593Smuzhiyun tbi-handle = <&tbi1>; 186*4882a593Smuzhiyun phy-handle = <&phy4>; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun mdio@520 { 189*4882a593Smuzhiyun #address-cells = <1>; 190*4882a593Smuzhiyun #size-cells = <0>; 191*4882a593Smuzhiyun compatible = "fsl,gianfar-tbi"; 192*4882a593Smuzhiyun reg = <0x520 0x20>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun tbi1: tbi-phy@11 { 195*4882a593Smuzhiyun reg = <0x11>; 196*4882a593Smuzhiyun device_type = "tbi-phy"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun mpic: pic@40000 { 202*4882a593Smuzhiyun interrupt-controller; 203*4882a593Smuzhiyun #address-cells = <0>; 204*4882a593Smuzhiyun #interrupt-cells = <2>; 205*4882a593Smuzhiyun reg = <0x40000 0x40000>; 206*4882a593Smuzhiyun compatible = "chrp,open-pic"; 207*4882a593Smuzhiyun device_type = "open-pic"; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun cpm@919c0 { 211*4882a593Smuzhiyun #address-cells = <1>; 212*4882a593Smuzhiyun #size-cells = <1>; 213*4882a593Smuzhiyun compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus"; 214*4882a593Smuzhiyun reg = <0x919c0 0x30>; 215*4882a593Smuzhiyun ranges; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun muram@80000 { 218*4882a593Smuzhiyun #address-cells = <1>; 219*4882a593Smuzhiyun #size-cells = <1>; 220*4882a593Smuzhiyun ranges = <0 0x80000 0x10000>; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun data@0 { 223*4882a593Smuzhiyun compatible = "fsl,cpm-muram-data"; 224*4882a593Smuzhiyun reg = <0 0x4000 0x9000 0x2000>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun brg@919f0 { 229*4882a593Smuzhiyun compatible = "fsl,mpc8560-brg", 230*4882a593Smuzhiyun "fsl,cpm2-brg", 231*4882a593Smuzhiyun "fsl,cpm-brg"; 232*4882a593Smuzhiyun reg = <0x919f0 0x10 0x915f0 0x10>; 233*4882a593Smuzhiyun clock-frequency = <0>; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun cpmpic: pic@90c00 { 237*4882a593Smuzhiyun interrupt-controller; 238*4882a593Smuzhiyun #address-cells = <0>; 239*4882a593Smuzhiyun #interrupt-cells = <2>; 240*4882a593Smuzhiyun interrupts = <46 2>; 241*4882a593Smuzhiyun interrupt-parent = <&mpic>; 242*4882a593Smuzhiyun reg = <0x90c00 0x80>; 243*4882a593Smuzhiyun compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun serial0: serial@91a20 { 247*4882a593Smuzhiyun device_type = "serial"; 248*4882a593Smuzhiyun compatible = "fsl,mpc8560-scc-uart", 249*4882a593Smuzhiyun "fsl,cpm2-scc-uart"; 250*4882a593Smuzhiyun reg = <0x91a20 0x20 0x88100 0x100>; 251*4882a593Smuzhiyun fsl,cpm-brg = <2>; 252*4882a593Smuzhiyun fsl,cpm-command = <0x4a00000>; 253*4882a593Smuzhiyun interrupts = <41 8>; 254*4882a593Smuzhiyun interrupt-parent = <&cpmpic>; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun pci0: pci@fdf08000 { 260*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 261*4882a593Smuzhiyun interrupt-map = < 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun /* IDSEL 0x0c */ 264*4882a593Smuzhiyun 0x6000 0 0 1 &mpic 1 1 265*4882a593Smuzhiyun 0x6000 0 0 2 &mpic 2 1 266*4882a593Smuzhiyun 0x6000 0 0 3 &mpic 3 1 267*4882a593Smuzhiyun 0x6000 0 0 4 &mpic 4 1 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun /* IDSEL 0x0d */ 270*4882a593Smuzhiyun 0x6800 0 0 1 &mpic 4 1 271*4882a593Smuzhiyun 0x6800 0 0 2 &mpic 1 1 272*4882a593Smuzhiyun 0x6800 0 0 3 &mpic 2 1 273*4882a593Smuzhiyun 0x6800 0 0 4 &mpic 3 1 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun /* IDSEL 0x0e */ 276*4882a593Smuzhiyun 0x7000 0 0 1 &mpic 3 1 277*4882a593Smuzhiyun 0x7000 0 0 2 &mpic 4 1 278*4882a593Smuzhiyun 0x7000 0 0 3 &mpic 1 1 279*4882a593Smuzhiyun 0x7000 0 0 4 &mpic 2 1 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun /* IDSEL 0x0f */ 282*4882a593Smuzhiyun 0x7800 0 0 1 &mpic 2 1 283*4882a593Smuzhiyun 0x7800 0 0 2 &mpic 3 1 284*4882a593Smuzhiyun 0x7800 0 0 3 &mpic 4 1 285*4882a593Smuzhiyun 0x7800 0 0 4 &mpic 1 1>; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun interrupt-parent = <&mpic>; 288*4882a593Smuzhiyun interrupts = <24 2>; 289*4882a593Smuzhiyun bus-range = <0 0>; 290*4882a593Smuzhiyun ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000 291*4882a593Smuzhiyun 0x01000000 0 0x00000000 0xe2000000 0 0x00100000>; 292*4882a593Smuzhiyun clock-frequency = <66666666>; 293*4882a593Smuzhiyun #interrupt-cells = <1>; 294*4882a593Smuzhiyun #size-cells = <2>; 295*4882a593Smuzhiyun #address-cells = <3>; 296*4882a593Smuzhiyun reg = <0xfdf08000 0x1000>; 297*4882a593Smuzhiyun compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; 298*4882a593Smuzhiyun device_type = "pci"; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun}; 301